# 8-Bit Microprocessor Family #### **Features** - Single 5 V ±5% Power Supply - N Channel, Silicon Gate, Depletion Load Technology - Eight Bit Parallel Processing - 56 Instructions - Decimal and Binary Arithmetic - Thirteen Addressing Modes - True Indexing Capability - Programmable Stack Pointer - Variable Length Stack - Interrupt Capability - Non-maskable Interrupt - Use with Any Type or Speed Memory - Bi-directional Data Bus - Instruction Decoding and Control - Addressable Memory Range of up to 65K Bytes - · "Ready" Input - Direct Memory Access Capability - Bus Compatible with MC6800 - Choice of External or On-board Clocks - 1 MHz, 2 MHz Operation - On-chip Clock Options - External Single Clock Input - Crystal Time Base Input - 40 and 28 Pin Package Versions - Pipeline Architecture ### Description The SY6500 Series Microprocessors represent the first totally software compatible microprocessor family. This family of products includes a range of software compatible microprocessors which provide a selection of addressable memory range, interrupt input options and on-chip clock oscillators and drivers. All of the microprocessors in the SY6500 family are software compatible within the group and are bus compatible with the MC6800 product offering. The family includes six microprocessors with on-board clock oscillators and drivers for four microprocessors driven by external clocks. The on-chip clock versions are aimed at high performance, low cost applications where single phase inputs or crystals provide the time base. The external clock versions are geared for the multi-processor system applications where maximum timing control is mandatory. All versions of the microprocessors are available in 1 MHz, 2 MHz, 3 MHz and 4 MHz maximum operating frequencies. # Members of the Family | Part<br>Number | Clocks | Pins | IRQ | NMI | RYD | Addressing | |----------------|----------|------|-----|----------|-----------|------------| | SY6502 | On-Chip | 40 | _ | <b>V</b> | $\sqrt{}$ | 64K | | SY6507 | " | 28 | • | , | \ \ \ \ \ | 8K | | SY6512 | External | 40 | ✓ | ✓ | ↓ | 64K | # Ordering Information ### Comments on the Data Sheet The data sheet is constructed to review the basic "Common Characteristics" — those features which are common to the general family of microprocessors. Subsequent to a review of the family characteristics will be sections devoted to each member of the group with specific features of each. ### **SY6500 Internal Architecture** NOTE: 1. CLOCK GENERATOR IS NOT INCLUDED QN SY651X. 2. ADDRESSING CAPABILITY AND CONTROL OPTIONS VARY WITH EACH OF THE SY6500 PRODUCTS. ### Absolute Maximum Ratings\* | Rating | Symbol | Value | Unit | |-----------------------|------------------|--------------|------| | Supply Voltage | V <sub>cc</sub> | -0.3 to +7.0 | V | | Input Voltage | Vin | -0.3 to +7.0 | ٧ | | Operating Temperature | TA | 0 to +70 | °C | | Storage Temperature | T <sub>STG</sub> | -55 to +150 | °C | #### Comment\* This device contains input protection against damage due to high static voltages or electric fields; however, precautions should be taken to avoid application of voltages higher than the maximum rating. **D.C. Characteristics** $(V_{CC} = 5.0V \pm 5\%, T_A = 0-70^{\circ}C)$ $(\emptyset_1, \emptyset_2 \text{ applies to SY651X}, \emptyset_{o(in)} \text{ applies to SY650X})$ | Symbol | Characteristic | Min. | Max. | Unit | |----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------------------------|----------------| | ν <sub>IH</sub> | Input High Voltage Logic and $\emptyset_0$ (in) for all 650X devices $\left\{\begin{array}{l} 1,2,3 \text{ MHz} \\ 4 \text{ MHz} \end{array}\right\}$ | +2.0<br>+3.3 | V <sub>CC</sub><br>V <sub>CC</sub> | V<br>V | | | $\emptyset_1$ and $\emptyset_2$ only for all 651X devices. Logic All Speeds as 650X | V <sub>CC</sub> -0.5 | V <sub>CC</sub> + 0.25 | V | | V <sub>IL</sub> | Input Low Voltage Logic, $\emptyset_{o \text{ (in)}}$ (650X) $\emptyset_{1}$ , $\emptyset_{2}$ (651X) | -0.3<br>-0.3 | +0.8<br>+0.2 | v | | I <sub>IL</sub> | Input Loading<br>(V <sub>in</sub> = 0 V, V <sub>cc</sub> = 5.25 V)<br>RDY, S.O. | -10 | -300 | μΑ | | l<br>in | Input Leakage Current $(V_{in} = .0 \text{ to } 5.25 \text{ V}, V_{cc} = 0)$ Logic (Excl. RDY, S.O.) $\emptyset_1, \emptyset_2$ (651X) $\emptyset_{o(in)}$ (650X) | <br>-<br>- | 2.5<br>100<br>10.0 | μΑ<br>μΑ<br>μΑ | | TSI | Three-State (Off State) Input Current (V <sub>in</sub> = 0.4 to 2.4 V, V <sub>CC</sub> = 5.25 V) DB0-DB7 | | ±10 | μΑ | | V <sub>OH</sub> | Output High Voltage $(I_{LOAD} = -100\mu Adc, V_{CC} = 4.75 \text{ V})$ 1, 2 MHz SYNC, DB0-DB7, A0-A15, R/ $\overline{W}$ | 2.4 | _ | V | | V <sub>OL</sub> | Output Low Voltage $(I_{LOAD} = 1.6 \text{mAdc}, V_{CC} = 4.75 \text{ V})$ 1, 2 MHz SYNC, DB0-DB7, A0-A15, R/ $\overline{W}$ | _ | 0.4 | ٧ | | P <sub>D</sub> | Power Dissipation 1 MHz and 2 MHz $(V_{CC} = 5.25V)$ | _ | 700 | mW | | С | Capacitance<br>$(V_{in} = 0, T_A = 25^{\circ}C, f = 1 MHz)$ | | | | | C <sub>in</sub> | RES, NMI, RDY, IRO, S.O., DBE<br>DBO-DB7 | | 10<br>15 | _ | | C <sub>out</sub> | A0-A15, R/W, SYNC | _ | 12 | pF | | C <sub>Øo(in)</sub><br>C <sub>Ø1</sub> | Ø <sub>o (in)</sub> (650×)<br>Ø <sub>1</sub> (651×) | _ | 15<br>50 | | | $C_{\emptyset_2}^{\emptyset_1}$ | ø <sub>2</sub> (651X) | - | 80 | | # **Dynamic Operating Characteristics** $(V_{CC} = 5.0 \pm 5\%, T_A = 0^{\circ} \text{ to } 70^{\circ}\text{C})$ | | | 1 1 1 | ЛHz | 2 1 | ЛНz | | |------------------------------------------------------------------------|-----------------------------------|----------------------|---------------------------------|----------------------|------------------|-------| | Parameter | Symbol | Min. | Max. | Min. | Max. | Units | | 651X | | | | | | | | Cycle Time | Toyo | 1.00 | 40 | 0.50 | 40 | μs | | Ø <sub>1</sub> Pulse Width | T <sub>PWHØ1</sub> | 430 | | 215 | | ns | | 0 <sub>2</sub> Pulse Width | T <sub>PWHØ2</sub> | 470 | ] — | 235 | - | ns | | Delay Between $\emptyset_1$ and $\emptyset_2$ | TD | 0 | _ | 0 | _ | ns | | $\emptyset_1$ and $\emptyset_2$ Rise and Fall Times[1] | $T_R, T_F$ | 0 | 25 | 0 | 20 | ns | | 650X<br>Cycle Time | T <sub>CYC</sub> | 1.00 | 40 | 0.50 | 40 | μs | | Ø <sub>o(IN)</sub> Low Time <sup>[2]</sup> | T <sub>LØ0</sub> | 480 | _ | 240 | _ | ns | | Ø <sub>o(IN)</sub> High Time <sup>[2]</sup> | T <sub>HØo</sub> | 460 | _ | 240 | | ns | | Ø <sub>o</sub> Neg to Ø <sub>1</sub> Pos Delay <sup>[5]</sup> | T <sub>01+</sub> | 10 | 70 | 10 | 70 | ns | | 0 <sub>0</sub> Neg to 0 <sub>2</sub> Neg Delay <sup>[5]</sup> | T <sub>02</sub> | 5 | 65 | 5 | 65 | l ns | | 0 <sub>0</sub> Pos to 0 <sub>1</sub> Neg Delay <sup>[5]</sup> | T <sub>01</sub> | 5 | 65 | 5 | 65 | ns | | Ø <sub>o</sub> Pos to Ø <sub>2</sub> Pos Delay <sup>[5]</sup> | T <sub>02+</sub> | 15 | 75 | 15 | 75 | ns | | Ø <sub>o(IN)</sub> Rise and Fall Time <sup>[1]</sup> | T <sub>RO</sub> , T <sub>FO</sub> | 0 | 30 | 0 | 20 | ns | | Ø <sub>1</sub> (out) Pulse Width | T <sub>PWHØ1</sub> | T <sub>LØ0</sub> -20 | T <sub>LØo</sub> | T <sub>LØ0</sub> -20 | T <sub>LØo</sub> | กร | | Ø <sub>2(OUT)</sub> Pulse Width | T <sub>PWH02</sub> | TLØ0-40 | T <sub>LØ<sub>0</sub></sub> -10 | TLØ -40 | TL00-10 | ns | | Delay Between Ø <sub>1</sub> and Ø <sub>2</sub> | Тр - | 5 | _ | 5 | _ | ns | | Ø <sub>1</sub> and Ø <sub>2</sub> Rise and Fall Times <sup>[1,3]</sup> | T <sub>R</sub> , T <sub>F</sub> | | 25 | _ | 25 | ns | | <b>650X, 651X</b><br>R/W Setup Time | T <sub>RWS</sub> | | 225 | | 140 | ns | | R∕W Hold Time | T <sub>RWH</sub> | 30 | - | 30 | _ | ns | | Address Setup Time | T <sub>ADS</sub> | _ : | 225 | _ | 140 | ns | | Address Hold Time | T <sub>ADH</sub> | 30 | _ | 30 | | ns | | Read Access Time | T <sub>ACC</sub> | _ | 650 | _ | 310 | ns | | Read Data Setup Time | T <sub>DSU</sub> | 100 | _ | 50 | | ns | | Read Data Hold Time | T <sub>HR</sub> | 10 | | 10 | _ | ns | | Write Data Setup Time | T <sub>MDS</sub> | 20 | 175 | 20 | 100 | ns | | Write Data Hold Time | T <sub>HW</sub> | 60 | 150 | 60 | 150 | ns | | Sync Setup Time | T <sub>sys</sub> | _ | 350 | | 175 | ns | | Sync Hold Time | T <sub>SYH</sub> | 30 | · | 30 | _ | ns | | RDY Setup Time <sup>[4]</sup> | T <sub>RS</sub> | 200 | | 200 | _ | ns | #### Notes - 1. Measured between 10% and 90% points. - 2. Measured at 50% points. - 3. Load = 1 TTL load +30 pF. - 4. RDY must never switch states within $T_{RS}$ to end of $\phi_2$ . - 5. Load = 100 pF. - 6. The 2 MHz devices are identified by an "A" suffix. #### **Timing Diagram Note:** Because the clock generation for the SY650X and SY651X is different, the two clock timing sections are referenced to the main timing diagram by three reference lines marked REF 'A', REF 'B' and REF 'C'. Reference between the two sets of clock timings is without meaning. Timing parameters are referred to these lines and scale variations in the diagrams are of no consequence. #### Pin Functions #### Clocks $(\phi_1, \phi_2)$ The SY651X requires a two phase non-overlapping clock that runs at the $V_{CC}$ voltage level. The SY650X clocks are supplied with an internal clock generator. The frequency of these clocks is externally controlled. Clock generator circuits are shown elsewhere in this data sheet. #### Address Bus A<sub>0</sub>-A<sub>15</sub>) (See sections on each micro for respective address lines on those devices.) These outputs are TTL compatible, capable of driving one standard TTL load and 130 pF. #### Data Bus (DB<sub>0</sub>-DB<sub>7</sub>) Eight pins are used for the data bus. This is a bi-directional bus, transferring data to and from the device and peripherals. The outputs are three-state buffers, capable of driving one standard TTL load and 130 pF. #### Data Bus Enable (DBE) This TTL compatible input allows external control of the three-state data output buffers and will enable the microprocessor bus driver when in the high state. In normal operation DBE would be driven by the phase two $(\phi_2)$ clock, thus allowing data output from microprocessor only during $\phi_2$ . During the read cycle, the data bus drivers are internally disabled, becoming essentially an open circuit. To disable data bus drivers externally, DBE should be held low. This signal is available on the SY6512, only. #### Ready (RDY) This input signal allows the user to halt the microprocessor on all cycles except write cycles. A negative transition to the low state during or coincident with phase one, $(\phi_1)$ will halt the microprocessor with the output address lines reflecting the current address being fetched. This condition will remain through a subsequent phase two $(\phi_2)$ in which the Ready signal is low. This feature allows microprocessor interfacing with low speed PROMS as well as fast (max. 2 cycle) Direct Memory Access (DMA). If ready is low during a write cycle, it is ignored until the following read opeation. Ready transitions must not be permitted during $\phi_2$ time. #### Interrupt Request (IRQ) This TTL level input requests that an interrupt sequence begin within the microprocessor. The microprocessor will complete the current instruction being executed before recognizing the request. At the time, the interrupt mask bit in the Status Code Register will be examined. If the interrupt mask flag is not set, the microprocessor will begin an interrupt sequence. The Program Counter and Processor Status Register are stored in the stack. The microprocessor will then set the interrupt mask flag high so that no futher interrupts may occur. At the end of this cycle, the program counter low will be loaded from address FFFE, and program counter high from location FFFF, therefore transferring program control to the memory vector located at these addresses. The RDY signal must be in the high state for any interrupt to be recognized. A $3K\Omega$ external resistor should be used for proper wire-OR operation. #### Non-Maskable Interrupt (NMI) A negative going transition on this input requests that a non-maskable interrupt sequence be generated within the microprocessor. NMI is an unconditional interrupt. Following completion of the current instruction, the sequence of operations defined for IRQ will be performed, regardless of the state interrupt mask flag. The vector address loaded into the program counter, low and high, are locations FFFA and FFFB respectively, thereby transferring program control to the memory vector located at these addresses. The instructions loaded at these locations cause the microprocessor to branch to a non-maskable interrupt routine in memory. $\overline{\text{NMI}}$ also requires an external $3K\Omega$ resistor to $V_{CC}$ for proper wire-OR operations. Inputs $\overline{\text{IRQ}}$ and $\overline{\text{NMI}}$ are hardware interrupts lines that are sampled during $\phi_2$ (phase 2) and will begin the appropriate interrupt routine on the $\phi_1$ (phase 1) following the completion of the current instruction. #### Set Overflow Flag (S.O.) A NEGATIVE going edge on this input sets the overflow bit in the Status Code Register. This signal is sampled on the trailing edge of $\phi_1$ . #### SYNC This output line is provided to identify those cycles in which the microprocessor is doing an OP CODE fetch. The SYNC line goes high during $\phi_1$ of an OP CODE fetch and stays high for the remainder of that cycle. If the RDY line is pulled low during the $\phi_1$ clock pulse in which SYNC went high, the processor will stop in its current state and will remain in the state until the RDY line goes high. In this manner, the SYNC signal can be used to control RDY to cause single instruction execution. #### Reset (RES) This input is used to reset or start the microprocessor from a power down condition. During the time that this line is held low, writing to or from the microprocessor is inhibited. When a positive edge is detected on the input, the microprocessor will immediately begin the reset sequence. After a system initialization time of six clock cycles, the mask interrupt flag will be set and the microprocessor will load the program counter from the memory vector locations FFFC and FFFD. This is the start location for program control. After $V_{CC}$ reaches 4.75 volts in a power up routine, reset must be held low for at least two clock cycles. At this time the $R/\overline{W}$ and SYNC signal will become valid. When the reset signal goes high following these two clock cycles, the microprocessor will proceed with the normal reset procedure detailed above. #### Read/Write (R/W) This output signal is used to control the direction of data transfers between the processor and other circuits on the data bus. A high level on $R/\overline{W}$ signifies data into the processor; a low is for the data transfer out of the processor. ## **Programming Characteristics** #### **INSTRUCTION SET — ALPHABETIC SEQUENCE** | ADC Add Memory to Accumulator with Carry AND "AND" Memory with Accumulator LDX Load Accumulator with Memory LDX Load Index X with Memory | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | ASL Shift left One Bit (Memory or Accumulator) BCC Branch on Carry Clear LDY Load Index Y with Memory LSR Shift One Bit Right (Memory or Accumulator) | | | BCS Branch on Carry Set NOP No Operation BEQ Branch on Result Zero ORA "OR" Memory with Accumulator | | | BIT Test Bits in Memory with Accumulator BMI Branch on Result Minus BNE Branch on Result not Zero BPL Branch on Result Plus BRK Force Break BIT Test Bits in Memory with Accumulator PHA Push Accumulator on Stack PHP Push Processor Status on Stack PLA Pull Accumulator from Stack PLP Pull Processor Status from Stack | | | BVC Branch on Overflow Clear BVS Branch on Overflow Set CLC Clear Carry Flag CLD Clear Decimal Mode ROL Rotate One Bit Left (Memory or Accumulator RTI Return from Interrupt RTS Return from Subroutine | | | CLI Clear Interrupt Disable Bit SBC Subtract Memory from Accumulator CLV Clear Overflow Flag with Borrow CMP Compare Memory and Accumulator SEC Set Carry Flag CPX Compare Memory and Index X | | | CPY Compare Memory and Index Y DEC Decrement Memory by One DEX Decrement Index X by One DEY Decrement Index Y by One SED Set Decimal Mode SEI Set Interrupt Disable Status STA Store Accumulator in Memory STX Store Index X in Memory STY Store Index Y in Memory | | | EOR "Exclusive-or" Memory with Accumulator INC Increment Memory by One INX Increment Index X by One INY Increment Index Y by One INX | | | JMP Jump to New Location TXS Transfer Index X to Stack Pointer JSR Jump to New Location Saving Return Address TYA Transfer Index Y to Accumulator | | #### ADDRESSING MODES #### **Accumulator Addressing** This form of addressing is represented with a one byte instruction, implying an operation on the accumulator. #### Immediate Addressing In immediate addressing, the operand is contained in the second byte of the instruction, with no further memory addressing required. #### **Absolute Addressing** In absolute addressing, the second byte of the instruction specifies the eight low order bits of the effective address while the third byte specifies the eight high order bits. Thus, the absolute addressing mode allows access to the entire 65K bytes of addressable memory. #### Zero page Addressing The zero page instructions allow for shorter code and execution times by only fetching the second byte of the instruction and assuming a zero high address byte. Careful use of the zero page can result in significant increase in code efficiency. #### Indexed Zero Page Addressing — (X, Y indexing) This form of addressing is used in conjunction with the index register and is referred to as "Zero Page, X" or "Zero Page, Y." The effective address is calculated by adding the second byte to the contents of the index register. Since this is a form of "Zero Page" addressing, the content of the second byte references a location in page zero. Additionally due to the "Zero Page" addressing nature of this mode, no carry is added to the high order 8 bits of memory and crossing of page boundaries does not occur. #### Indexed Absolute Addressing — (X, Y indexing) This form of addressing is used in conjunction with X and Y index register and is referred to as "Absolute, X," and "Absolute, Y." The effective address is formed by adding the contents of X or Y to the address contained in the second and third bytes of the instruction. This mode allows the index register to contain the index or count value and the instruction to contain the base address. This type of indexing allows any location referencing and the index to modify multiple fields resulting in reduced coding and execution time. #### Implied Addressing In the implied addressing mode, the address containing the operand is implicitly stated in the operation code of the instruction. #### Relative Addressing Relative addressing is used only with branch instructions and establishes a destination for the conditional branch. The second byte of the instruction becomes the operand which is an "Offset" added to the contents of the lower eight bits of the program counter when the counter is set at the next instruction. The range of the offset is -128 to $\pm$ 127 bytes from the next instruction. #### **Indexed Indirect Addressing** In indexed indirect addressing (referred to as [Indirect, X]), the second byte of the instruction is added to the contents of the X index register, discarding the carry. The result of this addition points to a memory location on page zero whose contents is the low order eight bits of the effective address. The next memory location in page zero contains the high order eight bits of the effective address. Both memory locations specifying the high and low order bytes of the effective address must be in page zero. #### Indirect Indexed Addressing In indirect indexed addressing (referred to as [Indirect], Y), the second byte of the instruction points to a memory location in page zero. The contents of this memory location is added to the contents of the Y index register, the result being the low order eight bits of the effective address. The carry from this addition is added to the contents of the next page zero memory location, the result being hte high order eight bits of the effective address. #### **Absolute Indirect** The second byte of the instruction contains the lwo order eight bits of a memory location. The high order eight bits of that memory location is contained in the third byte of the instruction. The contents of the fully specified memory location is the low order byte of the effective address. The next memory location contains the high order byte of the effective address which is loaded into the sixteen bits of the program counter. # **Programming Characteristics** #### **PROGRAMMING MODEL** # INSTRUCTION SET — OP CODES, EXECUTION TIME, MEMORY REQUIREMENTS | | INSTRUCTIONS | ſ | 10000 | DIA | 76 | AGI | <b>.</b> | TE | ZEA | 0 PA | GE | A | CCUM | ī | 1000 | LIE | ī | Î | ND, K | 0 | (1 | NO). | ٧ | Z. P | AGE | ī | ABS | × | Τ | ABS | , <b>Y</b> | ne. | LAT | IVE | 1410 | HRE | CT | Z, | PAGE | Ε, γ | l | CON | 01711 | <b>0 %</b> C ( | DDES | | |------------|-----------------------------|----|-------|-----|-----|------------|----------|-----|-------------|------|-----|-----|--------|-----|------|--------|----|------|-------|-------|-----|---------|----|------|-----|---------|--------|---|-----|-----|------------|-----|-----|-----|------|--------|-----|-----|------|------|----|-----|-------|----------------|------|----------------| | MM EM DAIC | OPERATION | 1 | OP | N | # | OP | N | # | ОР | N | # | QР | N | # ( | DΡ | N | # | OP | N | # ( | OΡ | N | # | OP | N | #0 | PN | | . 0 | PN | # | ОР | N | # | OP | N | # | ОР | N | z# | 2 | z | С | <u> </u> | D | ⊽٦ | | ADC | A + M + C - A (4) (1 | o | 69 | 2 | 2 | 6D | 4 | 3 | 65 | 3 | 2 | | | T | | 7 | 7 | 61 | 6 | 2 | 71 | 5 | 2 | 75 | | 2 7 | | | | | | 1 | | | | t | П | | T | Ħ | | | 1 | | _ | $\overline{I}$ | | AND | A ∧ M → A (1 | ы | 29 | 2 | 2 | <b>2</b> 0 | 4 | 3 | 25 | 3 | 2 | | ļļ | 1 | İ | | : | 21 | 6 | 2 | 31 | 5 | 2 | 35 | 4 | 2 3 | D 4 | 3 | 39 | 3 4 | 3 | ĺ | Ĺ | | | l<br>I | ] ! | 1 | | | 1 | , | _ | _ | _ | _ | | ASL | C <b>₹</b> 7 0 <b>₹</b> 0 | 1 | | ļ | 1 | ØE | 6 | 3 | <b>\$</b> 6 | 5 | 2 | ØΑ | 2 | 1 | | | | ĺ | | 1 | | | - | 16 | 6 | 2 1 | € 7 | 3 | | | 1 | | ļ | | | | | 1 | | | J | , | j | | _ | - | | ВСС | BRANCH ON C=9 (2 | 2) | - [ | 1 | ١ | | | | | | ŀ | | | 1 | | | | | | - | | | - | | | | | | | 1 | 1. | 90 | 2 | 2 | | ļ | | 1 | | | _ | _ | _ | _ | - | _ | | BCS | BRANCH ON C=1 (2 | 2) | 1 | ļ | ı | | | | ĺ | | ŀ | | | 1 | | | | - 1 | | ı | | | - | ł | | | | 1 | 1 | 1 | | 80 | 2 | 2 | | | | | | | _ | _ | _ | _ | _ | _ | | BEQ | BRANCH ON Z=1 (2 | 2) | T | ヿ | T | | Г | П | , | 7 | 1 | | | 1 | T | $\top$ | T | ┪ | _ | 1 | | T | 1 | | T | T | T | T | T | 1 | T | FØ | 2 | 2 | | 1 | _ | | | | - | _ | _ | | _ | _ | | BIT | AAM | 1 | j | | 1 | 2C | 4 | 3 | 24 | 3 | 2 | | | 1 | - | | | | | | | | - | | - 1 | 1 | | | 1 | | | 1 | | Н | | ĺ | | 1 | | | м, | , | _ | _ | _ 1 | м | | ВМІ | BRANCH ON N=1 (2 | 2) | | | 1 | | | Ιi | | ł | | | 1 | ı | | | | - } | | | | ł | - | | | | | | 1 | | | 30 | 2 | 2 | | | | | | Ш | _ | _ | _ | _ | _ | - | | BNE | BRANCH ON Z=0 (2 | 2) | | | 1 | | | IJ | | | | | | | ļ | | | | - | | | | ł | - | | | | | 1 | | Ì | Dø | 2 | 2 | | | | | | Ш | _ | _ | _ | _ | _ | _ | | BPL | BRANCH ON N=0 (2 | 20 | | 1 | 1 | | | | | ı | Į | | | 1 | ı | | | | | | | | - | | | | | | 1 | | | 10 | 2 | 2 | | | | | | ļ | _ | | _ | _ | _ | -1 | | BRK | (See Fig. 1) | 1 | | | 1 | | | П | | T | T | | | 6 | 19 | 7 | ı | 1 | 1 | T | | T | T | 1 | _ | 1 | $\top$ | T | 1 | 1 | T | T | Г | П | | 1 | П | | П | П | - | _ | - | _ | _ | _ | | BVC | BRANCH ON V=9 (2 | 2) | | | 1 | | | | | | | | | | İ | İ | | Ì | - | ı | | | - | - 1 | 1 | | ĺ | | 1 | | | 50 | 2 | 2 | | | | | | | - | _ | _ | _ | | _ | | BVS | BRANCH ON V=1 (2 | 2) | | | -1 | | | | | | | | | Ī | | | | | - | 1 | - | - | - | - 1 | | | | | 1 | | | 70 | 2 | 2 | | | | | | | _ | _ | _ | _ | _ | _ | | CFC | 9 - C | 1 | | | -1 | | | | | | | - 1 | Ì | 1 | 8 | 2 | 1 | | | | | j | | | | | | | | | | | | | | | | | | | _ | _ | 0 | _ | _ | _ | | CLD | <b>4</b> → D | | | | . 1 | | | | | | | | | [ | 8 | 2 | ۱ | | | | - 1 | | | | | | | | 1. | 1 | | | | | | | | | | | _ | _ | _ | _ | ø | -1 | | CLI | Ø → 1 | 1 | Ī | | I | | | | | Ţ | | | $\Box$ | 15 | 8 | 2 | ı | | | | | T | | T | T | T | 1 | T | Τ | T | T | | | | | | | i - | П | П | - | _ | _ | 0 | _ | 7 | | CLV | <b>0</b> - V | ١ | ļ | | Į | | | | | | | | | Į | 88 | 2 | ı | | | 1 | | | - | | | 1 | | | ]. | | | | | | | | | | | | _ | _ | _ | _ | _ | 0 | | CMP | A-M (1 | 먠 | C9 | 2 | 2 | CD | 4 | 3 | C5 | 3 | 2 | | - | 1 | | İ | - | 21 | 6 | 2 [ | 21 | 5 | 2 | D5 | 4 | 2 D | 0 4 | 3 | DS | 9 4 | 3 | | | iΙ | | | | ١. | | | , | 1 | , | ~ | _ | - | | CPX | X-M | | - 1 | - 1 | - 4 | | | | E4 | - 1 | | İ | | | | | ı | - 1 | - | 1 | Ì | | ] | ı | | | ı | | i | | İ | 1 | | 1 | | | | | | İΙ | 1 | 1 | 1 | ٠. | _ | _ | | CPY | Y-M | 1 | Cø | 2 | | | | | C4 | | | | 丄 | 1 | | 1. | 1 | | | | | | 1 | - 1 | | | İ | | | Ĺ | | | | | | | | l | ĹΙ | | 1 | 1 | 1 | _ | _ | - | | DEC | M-1 → M | Ī | | | ı | CE | 6 | 3 | C6 | 5 | 2 | | Ī | | T | Ī | I | T | | T | П | T | Ī | 06 | 6 | 2 D | E 7 | 3 | Π | | | | | П | | | | | | | J | 1 | _ | _ | - | -1 | | DEX | X-1 → X | 1 | | ł | - [ | | | | | - | ١ | | | C | Α : | 2 | ١ | | | | | İ | | | | | | | | | | l | | li | | | | | | | V | 1 | _ | _ | - | - | | DEY | Y-1 → Y | ı | - 1 | | 1 | | | - | | - | | | | 8 | 8 | 2 | ۱ | | | | - 1 | | -1 | | - | | - | 1 | | | | | | | | 1 | | | | | 1 | , | | | - | - | | EOR | $A \neq M \rightarrow A$ (1 | 1 | 49 | 2 | - 1 | | | - 1 | 45 | - 1 | - 1 | | | 1 | | 1 | 4 | 11 | 6 : | 2 5 | 51 | 5 | 2 | 55 | 4 | 2 5 [ | D 4 | 3 | 59 | 4 | 3 | | | | | | | | | | 1 | 1 | - | _ | _ | - | | INC | M + 1 - M | 1 | _ | 4 | ┙ | EE | 6 | 3 | E6 | 5 | 2 | | _ | 1 | _ | _ | ↓ | | | ┙ | | $\perp$ | ╛ | F6 | 6 | 2 F | E 7 | 3 | L | | | ٠ | | | | | | | | | 1 | J | - | <u>-</u> | | -] | | INX | X + 1 - X | ı | | | | | | 1 | | - | 1 | - 1 | | E | 8 | 2 . | ١, | ı | | | | - | | | | | | | Ī | | | | | | | | П | | | П | 1 | J | | _ | _ | -1 | | INY | $Y + 1 \rightarrow Y$ | ı | - | | | | | | | 1 | ı | ļ | | | 8 | 2 | ١ | | ļ | | İ | | | - [ | | 1 | | | | | | | | | | | l | | | H | 1 | 1 | - | _ | - | [ | | JMP | JUMP TO NEW LOC | ı | - 1 | ł | - 1 | 4C | 1 | - 1 | | 1 | 1 | | | | | | | | | | İ | | -1 | Į | | | | | | | | ١. | i l | | 6C | 5 | 3 | | | | _ | _ | _ | _ | _ | ÷ | | JSR | (See Fig. 2) JUMP SUB | 1 | | | - 1 | 2Ø | 6 | 3 | | | ı | | | 1 | | | 1 | | 1 | 1 | | | | | 1 | | | | İ | | | | | | | | ļ | | | | _ | - | _ | _ | _ | - | | LDA | M → A (1 | 1 | ۹9 | 2 | 2 | AD | 4 | 3 | A5 | 3 | 2 | | | | | | ļ | ا (۱ | 6 : | 2 E | 31 | 5 | 2 | 85 | 4 . | 2 BI | D 4 | 3 | BS | 4 | 3 | l | | | | | ļ | | | | 1 | 1 | _ | _ | _ | _ | | | | mant De | ATE | A | BOLI | JT€ | ZE | RO P | AGE | Γ | ACC | ψ <b>M</b> . | 1 | miP's I | E D | Γ | (1 <b>1</b> ) D | X) | | (18) | ٧ | Z, | PAG | ı.× | A | <b>65</b> , 3 | | Г | ABS | ٧ | • | ELAT | IVE | Ī | 1001 | RECT | Т | 2, 9 | PAGE | , v | 1 | CC | M D I | 1710 | e C | OOES | i | |----------|--------------------------|---------|-----|-----|------|-----|----|------|-----|-----|-----|--------------|----|---------|-----|----------|-----------------|----|-----|------|-----|----|-----|-----|-----|---------------|---|----|-----|----|----|------|-----|-----|----------|------|--------|----------|--------|-----|-----|-----|--------------|----------------|-----|------|---| | MMEMORIC | OPERATION | OP N | * | OP | N | # | OP | N | # | OP | N | * | 01 | N | # | OF | N | # | OF | N | * | OP | N | # | OP | N | * | OF | N | * | 0 | PN | T. | į o | P | N | # ( | OP | N | # | N | 1 7 | , | c | ī | D | v | | LDX | | A2 2 | | | | | | | | | T | T | Τ | T | П | | Τ | Г | Π | T | | | T | П | | Т | | ВЕ | | | | 1 | T | Ť | | + | | _ | 4 | - | _ | | <del>_</del> | _ | _ | _ | _ | | LDY | M → Y (1) | AØ 2 | 2 | AC | 4 | 3 | A4 | 3 | 2 | l | | | 1 | | | | | | 1 | | | В4 | 4 | 2 | вс | 4 | 3 | l | ì | | | | | ı | | | - | 1 | | | Ü | | , | _ | _ | _ | _ | | LSR | <b>0→</b> 7 0 <b>→</b> C | | | 4E | 6 | 3 | 46 | 5 | 2 | 44 | 2 | ١, | ı | ì | | | 1 | | 1 | | | 56 | 6 | 2 | 5E | 7 | 3 | ļ | } | | | | | ı | | | - | ļ | | | اُ | , | , | j | _ | *** | _ | | NOP | NO OPERATION | | | l | | l | | | | | | | E | 1 2 | 1 | | ı | | | | | | | | | | Ì | 1 | 1 | | | | l | L | | | ı | ļ | | | | | _ | _ | _ | _ | _ | | ORA | A V M - A | 99 2 | 2 | ØD. | 4 | 3 | 95 | 3 | 2 | | | | ı | | | @1 | 6 | 2 | 111 | 5 | 2 | 15 | 4 | 2 | 10 | 4 | 3 | 19 | 4 | 3 | | 1. | | 1 | | | | - 1 | | | L | | , | _ | _ | _ | _ | | PHA | A → Ms S-1 → S | | 1 | 1 | T | | | | T | _ | 1 | † | 48 | 3 | _ | $\vdash$ | † | _ | t | t | | | t | | | t | 1 | Ħ | Ť | +- | ┢ | + | + | † | + | + | + | $\dashv$ | Н | Н | Ė | | _ | _ | _ | _ | _ | | PHP | P → Ms S-1 → S | | | l | | | | | | | | | 98 | 3 | 1 | | | ļ | | ł | | | | | | | | 1 | | | | ļ | | 1 | | - | | j | 1 | | l _ | | _ | _ | | _ | _ | | PLA | S+1→S Ms → A | | | l | | | | | | | | | 68 | 4 | 1 | | | 1 | | | | | ł | | | | | l | | | | | | Ł | - | 1 | | | | П | Į, | | , | _ | _ | | _ | | PLP | S+1→S Ms→P | | | l | ļ | | | | | | | | 28 | 4 | 1 | | | | | | | | | | | | | | | | | - | | ı | | | | | H | П | | (F | lES | ST( | ЭA | ΕD | ) | | ROL | 4 0 4 0 4 | | i | 2E | 6 | 3 | 26 | 5 | 2 | 2 A | 2 | 1 | | | | | | | | ŀ | | 36 | 6 | 2 | 3 E | 7 | 3 | | | | | | | ı | | | | | H | П | | | ή. | , | _ | _ | _ | | ROR | \$ C } 7 d> | | T | 6E | 6 | 3 | 66 | 5 | 2 | 6A | 2 | 1 | t | 1 | П | | +- | _ | t | 1 | | | - | | 7 E | _ | _ | _ | † | ┪ | †- | + | ✝ | † | $\dashv$ | 十 | + | $\dashv$ | Н | H | 7 | _ | _ | <del>-</del> - | _ | | _ | | RTI | (See Fig. 1) RTRN INT: | | | | | | | | | ı | | | 40 | 6 | 1 | | | | | | | | 1 | | | | | | | | ŀ | | | ı | | | - | | ıl | П | | R | ES | to | )RI | ED | , | | RTS | (See Fig. 2) RTRN SUB | | | | | | | | | | 1 | | 66 | 6 | 1 | | | | | | | | 1 | | | | | | | | ١. | | | ı | - | | 1 | | ıΙ | П | - | | | | _ | - | _ | | SBC | A-M-C → A (1) | E9 2 | 2 | ΕD | 4 | 3 | E5 | 3 | 2 | | | | | | | E١ | 6 | 2 | F1 | 5 | 2 | F5 | 4 | 2 | FD | 4 | 3 | F9 | 4 | 3 | l | 1 | | ı | | | 1 | | ıΙ | П | 4 | | C | 3) | _ | _ | J | | SEC | 1 → C | | | ļ | | П | | 1 | | ĺ | İ | | 38 | 3 2 | 1 | | l | | 1 | ł | | | | | | | | | ŀ | | l | | | ı | | | 1 | į | ı I | П | ۱. | _ | _ | 1 | _ | _ | _ | | SED | 1 → D | | | Ι. | | | | ĺ | | | | | FE | 3 2 | 1 | | | ŀ | 1 | | | | | | | 1 | | | | | | | | ı | | | | f | | ιl | | | | | _ | 1 | _ | | SEI | 1 → 1 | | Г | | T | Г | | | | Г | T | T | 78 | 2 | 1 | | 1 | | 1 | | ╗ | | Τ | | | $\vdash$ | | Τ | 1 | 1 | t⊤ | 1 | 1 | t | 十 | 1 | $\top$ | _ | $\neg$ | П | ľ | | | _ | 1 | _ | _ | | STA | A → M | | | 80 | 4 | 3 | 85 | 3 | 2 | | | | | | | 81 | 6 | 2 | 91 | 6 | 2 | 95 | 4 | 2 | 9 D | 5 | 3 | 99 | 5 | 3 | | ١. | 1 | | - | | | | | П | - | | | _ | _ | - | _ | | STX | X → M | } | | 8E | 4 | 3 | 86 | 3 | 2 | | | i | | ľ | | | | | | ł | | | | | | 1 | | | | | ļ | | | | | - | 9 | 96 | 4 | 2 | - | | | _ | _ | _ | _ | | STY | Y → <b>M</b> | | | 80 | 4 | 3 | 84 | 3 | 2 | | ľ | | | | | | | | | | - 1 | 94 | 4 | 2 | | l | | | | | ŀ | | | | - | | | | | 11 | - | - | | _ | _ | _ | _ | | TAX | A → X | | 1 | | L | | | L | | | | | A | 2 | 1 | | | | l | | | | | | | | - | | | | | ļ | | | | | | ļ | | П | 1 | | | _ | _ | - | _ | | TAY | A-Y | | [ | | Γ | | | Γ | | | | Τ | A | 3 2 | 1 | | Γ | | | T | | | T | П | | | | Γ | | | | T | | T | 1 | 1 | 1 | $\dashv$ | $\Box$ | П | 4 | | , . | _ | _ | _ | _ | | TSX | S → X | | | | | | l | | | | | | B/ | 2 | 1 | | | | | | | | | | | | | | 1 | | | | | | 1 | | 1 | | ıl | | , | , | , . | - | - | _ | - | | TXA | X → A | | | | | | Ì | | | | | | 84 | 2 | 1 | | | | | | | | | | | | ĺ | | | | | | | | | | 1 | | . | H | Į, | | , | _ | - | _ | _ | | TXS | x - s | | | 1 | | | ŀ | | | | | | 94 | 2 | 1 | | | | ŀ | 1 | | | | | | | | | | | | | | | | | | | . ! | | ۱- | | | _ | _ | _ | _ | | TYA | Y - A | | | | | | l | | | | | | 98 | 2 | 1 | | | | l | 1 | - 1 | | | | | | | | | | | | | | | | - | | . | | ļ | | ٠. | _ | _ | _ | _ | - (1) ADD 1 TO "N" IF PAGE BOUNDARY IS CROSSED - (2) ADD 1 TO "N" IF BRANCH OCCURS TO SAME PAGE ADD 2 TO "N" IF BRANCH OCCURS TO DIFFERENT PAGE - (3) CARRY NOT = BELOW - (4) IF IN DECIMAL MODE Z FLAG IS INVALID ACCUMULATOR MUST BE CHECKED FOR ZERO RESULT - X INDEX X - Y INDEX Y - A ACCUMULATOR - M MEMORY PER EFFECTIVE ADDRESS - Ms MEMORY PER STACK POINTER - + ADD - -- SUBTRACT - A AND - V OR - ♥ EXCLUSIVE OR ✓ MODIFIED - NOT MODIFIED - M, MEMORY BIT 7 - MEMORY BIT 6 - N NO CYCLES - # NO BYTES ## SY6502 — 40 Pin Package #### **Features** - 65K Addressable Bytes of Memory - IRQ Interrupt - NMI Interrupt - On-the-chip Clock - √ TTL Level Single Phase Input - √ Crystal Time Base Input - SYNC Signal (can be used for single instruction execution) - RDY Signal (can be used for single cycle execution) - Two Phase Output Clock for Timing of Support Chips ### SY6503 - 28 Pin Package #### **Features** - 4K Addressable Bytes of Memory (AB00-AB11) - On-the-chip Clock - IRQ Interrupt - NMI Interrupt - 8 Bit Bi-Directional Data Bus ### SY6504 & SY6507 — 28 Pin Package #### **Features** - IRQ Interrupt (6504 only) - RDY Signal (6507 only) - 8K Addressable Bytes of Memory (AB00-AB12) - On-the-chip Clock - 8 Bit Bi-Directional Data Bus ## SY6505 - 28 Pin Package #### **Features** - 4K Addressable Bytes of Memory (AB00-AB11) - On-the-chip Clock - IRQ Interrupt - RDY Signal - 8 Bit Bi-Directional Data Bus ### SY6506 — 28 Pin Package #### **Features** - 4K Addressable Bytes of Memory (AB00-AB11) - On-the-chip Clock - IRQ Interrupt - Two phases off - 8 Bit Bi-Directional Data Bus ## SY6512 - 40 Pin Package #### **Features** - 65K Addressable Bytes of Memory - IRQ Interrupt - NMI Interrupt - RDY Signal - 8 Bit Bi-Directional Data Bus - SYNC Signal - Two phase input - Data Bus Enable # SY6513 — 28 Pin Package #### **Features** - 4K Addressable Bytes of Memory (AB00-AB11) - Two phase clock input - IRQ Interrupt - NMI Interrupt - 8 Bit Bi-Directional Data Bus ## SY6514 - 28 Pin Package #### **Features** - 8K Addressable Bytes of Memory (AB00-AB12) - Two phase clock input - IRQ Interrupt - 8 Bit Bi-Directional Data Bus # SY6515 — 28 Pin Package #### **Features** - 4K Addressable Bytes of Memory (AB00-AB11) - Two phase clock input - IRQ Interrupt - 8 Bit Bi-Directional Data Bus # **Clock Generation Circuits\*** \*For further details refer to Synertek SY6500 Applications Information Note AN2. Crystals used are CTS Knight MP Series or equivalents. (Series Mode) | CRYSTAL | OUTPUT F | REQUENCY | |--------------|--------------|--------------| | FREQUENCY | ÷2 | +4 | | 3.579545 MHz | 1.7897 MHz | 0.894886 MHz | | 4.194304 MHz | 2.097152 MHz | 1.048576 MHz | # SY65C02 CMOS 8-Bit Microprocessor Family #### **PRELIMINARY** #### **Features** - High Performance n-Well HCMOS Family of Microprocessors - Low Power Consumption, 4 mA at 1 MHz, 10 μA in Standby Operation Allowing Battery Operation - Pin and Software Compatible with the NMOS 6500 - Improved Software Performance - 27 New Operation Codes - 15 Addressing Modes - 66 Microprocessor Instructions - 178 Total Operation Codes - External or On-Board Clock Generation - On-Board Clock Generator can be Driven by an External Single-Phase Clock Input, an RC Network, or a Crystal Circuit - 1,2,3 or 4 MHz Operation - Advanced Memory Access Timing Option - Early Address Valid Allows High Speed Microprocessor Use with Slow Memories - Early Write Data for Dynamic Memories - Decimal and Binary Arithmetic - Programmable Stack Pointer - Variable Length Stack - Improved Operational Capabilities ### Description The CMOS 65C02 microprocessor is compatible with the NMOS 6500 family of microprocessors. This 8-bit microprocessor unit designed in Synertek's proprietary high performance N-well silicon gate technology offers higher performance than the original NMOS 6502. The design allows for operating frequencies up to 4 MHz, and below 1 MHz further reducing its already low power consumption. Not only is the 65C02 a low power version of the popular 6500 microprocessor, it also has these new features. Ability to tri-state the R/W line, address and data bus for DMA applications. Improved $T_{ACC}$ specs allowing use with slower memory devices. A new optional output enhancing multiprocessing capabilityies. Two new addressing modes, an a larger instruction set providing the user with more compact programming capabilities. ### Pin Configuration Absolute Maximum Ratings ( $V_{DD} = 5.0 \text{ V} \pm 5\%$ , $V_{SS} = 0 \text{ V}$ , $T_A = 0^{\circ} \text{C}$ to $70^{\circ} \text{C}$ ) | Supply Voltage (V <sub>DD</sub> ) | |--------------------------------------------------------| | Input Voltage (V <sub>IN</sub> )0.3 to +7.0V | | Operating Temperature (T <sub>A</sub> ) 0° C to +70° C | | Storage Temperature ( $T_{STG}$ )55° C to +150° C | #### Comment\* Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied. # **Pin Function** | Pin | Function | |---------------------------------|------------------------| | A <sub>0</sub> -A <sub>15</sub> | Address Bus | | D <sub>0</sub> -D <sub>7</sub> | Data Bus | | IRQ* | Interrupt Request | | RDY* | Ready | | ML | Memory Lock | | NMI* | Non-Maskable Interrupt | | SYNC | Synchronize | | RES* | Reset | | Pin | Function | |------------------|-----------------------| | <u>\$0</u> * | Set Overflow | | NC | No Connection | | R∕W | Read/Write | | V <sub>DD</sub> | Power Supply (+5V) | | V <sub>SS</sub> | Internal Logic Ground | | $\phi_0$ | Clock Input | | $\phi_1, \phi_2$ | Clock Output | <sup>\*</sup>This pin has an optional internal pullup for a No Connect condition. ### **DC Characteristics** | | Symbol | Min. | Тур. | Max. | Unit | |------------------------------------------------------------------------------------------------------------|------------------|-----------------------|----------|-----------------------|----------| | Input High Voltage | V <sub>IH</sub> | V <sub>SS</sub> + 2.4 | | V <sub>DD</sub> | v | | $\phi_0$ (IN) | VIH | 1 | | <b>V</b> 00 | v | | RES, NMI, RDY, IRQ, Data, S.O. | | V <sub>SS</sub> + 2.0 | | <u>-</u> | <u> </u> | | Input Low Voltage $\phi_0$ (IN) | V <sub>IL</sub> | V <sub>SS</sub> - 0.3 | _ | V <sub>SS</sub> + 0.4 | V | | RES, NMI, RDY, IRQ, Data, S.O. | | <u> </u> | | V <sub>SS</sub> + 0.8 | V | | Input Leakage Current<br>(V <sub>IN</sub> = 0 to 5.25V, V <sub>DD</sub> = 5.25V)<br>With Pullups | I <sub>IN</sub> | -30 | | +10 | μΑ | | · · | | | | | | | Without Pullups | | | | +1.0 | μΑ | | Three State (Off State) Input Current (V <sub>IN</sub> = 0.4 to 2.4V, V <sub>CC</sub> = 5.25V) Data Lines | I <sub>TSI</sub> | | _ | 10 | μΑ | | Output High Voltage $(I_{OH} = -100 \mu Adc, V_{DD} = 4.75V, SYNC, Data, AO-A15, R/W)$ | V <sub>ОН</sub> | V <sub>SS</sub> + 2.4 | _ | | V | | Output Low Voltage ( $I_{OL} = 1.6 \text{ mAdc}$ , $V_{DD} = 4.75V$ , SYNC, Data, $A_0$ - $A_{15}$ , R/W) | V <sub>OL</sub> | _ | _ | V <sub>SS</sub> + 0.4 | V | | Supply Current f = 1 MHz | 1 <sub>DD</sub> | <del></del> | _ | 4 | mA | | Supply Current f =2 MHz | I <sub>DD</sub> | _ | _ | 8 | mA | | Capacitance $(V_{IN} = 0, T_A = 25^{\circ}C, f = 1 \text{ MHz})$ | С | | | | pF | | Logic Data | C <sub>IN</sub> | | <u> </u> | 5<br>10 | | | A <sub>0</sub> -A <sub>15</sub> , R/W, SYNC | Соит | _ | _ | 10 | | | $\phi_0$ (IN) | $C\phi_0$ (IN) | _ | | 10 | | # Microprocessor Operational Enhancements | Function | NMOS 6502 Microprocessor | SY65C02 M | icroproces | sor | | | | | | |------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------|--------------|----------|--|--|--|--|--| | Indexed addressing across page boundary. | Extra read of invalid address. | Extra read of last instruction byte. | | | | | | | | | Execution of invalid op codes. | Some terminate only by reset. Results | All are NOPs (reserved for future use). | | | | | | | | | | are undefined. | Op Code | Bytes | Cycles | | | | | | | | | X2 | 2 | 2 | | | | | | | | | X3, X7, XB, XF | 1 | 1 | | | | | | | | | 44 | 2 | 3 | | | | | | | | | 54, D4, F4 | 2 | 4 | | | | | | | | | 5C | 3 | 8 | | | | | | | | | DC, FC | 3 | 4 | | | | | | | Jump indirect, operand = XXFF. | Page address does not increment. | Page address increments and adds one additional cycle. | | | | | | | | | Read/modify/write instructions at effective address. | One read and two write cycles. | Two read and one v | write cycle. | | | | | | | | Decimal flag. | Indeterminate after reset. | Initialized to binary reset and interrupts | | O) after | | | | | | | Flags after decimal operation. | Invalid N, V and Z flags. | Valid flag adds one | additional | cycle. | | | | | | | Interrupt after fetch of BRK instruction. | Interrupt vector is loaded, BRK vector is ignored. | BRK is executed, then interrupt is executed. | | | | | | | | # **Microprocessor Hardware Enhancements** | Function | NMOS 6502 | SY65C02 | |--------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | Assertion of Ready RDY during write operations. | Ignored. | Stops processor during $\phi_2$ . | | Unused input-only pins (IRQ, NMI, RDY, RES, SO). | Must be connected to low impedance signal to avoid noise problems. | Connected internally by a high-<br>resistance to V <sub>DD</sub> (approximately 250K<br>ohm). | # **New Instruction Mnemonics** | HEX | Mnemonic | Description | | | | | | | |-----|----------|---------------------------------------------------------|--|--|--|--|--|--| | 80 | BRA | Branch relative always [Relative] | | | | | | | | 3A | DEA | Decrement accumulator [Accum] | | | | | | | | 1A | INA | Increment accumulator [Accum] | | | | | | | | DA | PHX | Push X on stack [Implied] | | | | | | | | 5A | PHY | Push Y on stack [Implied] | | | | | | | | FA | PLX | Pull X from stack [Implied] | | | | | | | | 7A | PLY | Pull Y from stack [Implied] | | | | | | | | 9C | STZ | Store zero [Absolute] | | | | | | | | 9E | STZ | Store zero [ABS, X] | | | | | | | | 64 | STZ | Store zero [Zero Page] | | | | | | | | 74 | STZ | Store zero [ZPG, X] | | | | | | | | 1C | TRB | Test and reset memory bits with accumulator [Absolute] | | | | | | | | 14 | TRB | Test and reset memory bits with accumulator [Zero page] | | | | | | | | OC | TSB | Test and set memory bits with accumulator [Absolute] | | | | | | | | 04 | TSB | Test and set memory bits with accumulator [Zero page] | | | | | | | | 89 | BIT | Test immediate with accumulator [IMMEDIATE] | | | | | | | # **Additional Instruction Addressing Modes** | HEX | Mnemonic | Description | |-----|----------|------------------------------------------------------| | 72 | ADC | Add memory to accumulator with carry [(ZPG)] | | 32 | AND | "AND" memory with accumulator [(ZPG)] | | 3C | ВІТ | Test memory bits with accumulator[ABS, X] | | 34 | ВІТ | Test memory bits with accumulator [ZPG, X] | | D2 | CMP | Compare memory and accumulator [(ZPG)] | | 52 | EOR | "Exclusive OR" memory with accumulator [(ZPG)] | | 7C | JMP | Jump (New addressing mode) [ABS(IND, X)] | | B2 | LDA | Load accumulator with memory [(ZPG)] | | 12 | ORA | "OR" memory with accumulator [(ZPG)] | | F2 | SBC | Subtract memory from accumulator with borrow [(ZPG)] | | 92 | STA | Store accumulator in memory [(ZPG)] | # AC Characteristics, SY65C02 $V_{DD}$ = 5.0 V $\pm$ 5%, $T_A$ = -40°C to +85°C | | | 1 N | ИHz | 2 ٨ | ЛHz | 3 / | ЛHz | 4 1 | ЛHz | | |----------------------------------------------|---------------------------------------|------|------|------|------|------|------|------|------|------| | Parameter | Symbol | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | Delay Time, $\phi$ 0 (IN) to $\phi$ 2 (OUT) | t <sub>DØO</sub> | _ | 100 | _ | 100 | _ | 100 | _ | 100 | ns | | Delay Time, $\phi$ 2 (IN) to $\phi$ 2 (OUT) | t <sub>Dø2</sub> | | 75 | _ | 75 | | 75 | _ | 75 | ńs | | Delay Time, $\phi$ 1 (OUT) to $\phi$ 2 (OUT) | t <sub>Dø1</sub> | _ | 50 | _ | 50 | | 50 | _ | 50 | ns | | Cycle Time | t <sub>CYC<math>\phi</math>IN</sub> | 1.0 | DC | 0.50 | DC | 0.33 | DC | 0.25 | DC | μs | | Clock Pulse Width Low | t <sub>PW(φ)INLO</sub> | 470 | | 240 | _ | 160 | _ | 115 | | ns | | Clock Pulse Width High | t <sub>PW(φ)INHI</sub> | 470 | _ | 240 | | 160 | _ | 115 | _ | ns | | Fall Time, Rise Time | t <sub>FφIN</sub> , t <sub>RφIN</sub> | | 25 | | 25 | | 15 | _ | 15 | ns | | Address Hold Time | t <sub>AH</sub> | 30 | | 30 | _ | 15 | - | 10 | _ | ns | | Address Setup Time | t <sub>ADS</sub> | | 225 | _ | 140 | _ | 110 | | 90 | ns | | Access Time | t <sub>ACC</sub> | 650 | _ | 310 | _ | 170 | _ | 110 | | ns | | Read Data Hold Time | t <sub>DHR</sub> | 10 | _ | 10 | | 10 | | 10 | | ns | | Read Data Setup Time | t <sub>DSR</sub> | 100 | | 50 | | 50 | _ | 50 | | ns | | Write Data Delay Time | t <sub>MDS</sub> | 1 | 175 | _ | 100 | | 75 | _ | 70 | ns | | Write Data Hold Time | t <sub>DHW</sub> | 30 | _ | 30 | | 30 | _ | 30 | _ | ns | | SO Setup Time | t <sub>SO</sub> | 100 | _ | 50 | _ | 35 | _ | 25 | _ | ns | | Processor Control Setup Time | t <sub>PCS</sub> | 200 | _ | 200 | | 150 | _ | 120 | _ | ns | Figure 4. Microprocessor Programming Model ### **Functional Description** #### **Timing Control** The timing control unit keeps track of the instruction cycle being monitored. The unit is set to zero each time an instruction fetch is executed and is advanced at the beginning of each phase one clock pulse for as many cycles as is required to complete the instruction. Each data transfer which takes place between the registers depends upon decoding the contents of both the instruction register and the timing control unit. #### **Program Counter** The 16-bit program counter provides the addresses which step the microprocessor through sequential instructions in a program. Each time the microprocessor fetches an instruction from program memory, the lower byte of the program counter (PCL) is placed on the low-order bits of the address bus and the higher byte of the program counter (PCH) is placed on the high-order 8 bits. The counter is incremented each time an instruction or data is fetched from program memory. #### Instruction Register and Decode Instructions fetched from memory are gated onto the internal data bus. These instructions are latched into the instruction register, then decoded, along with timing and interrupt signals, to generate control signals for the various registers. #### Arithmetic and Logic Unit (ALU) All arithmetic and logic operations take place in the ALU including incrementing and decrementing internal registers (except the program counter). The ALU has no internal memory and is used only to perform logical and transient numerical operations. #### Accumulator The accumulator is a general purpose 8-bit register that stores the results of most arithmetic and logic operations, and in addition, the accumulator usually contains one of the two data words used in these operations. #### **Index Registers** There are two 8-bit index registers (X and Y), which may be used to count program steps or to provide an index value to be used in generating an effective address. When executing an instruction which specifies indexed addressing, the CPU fetches the op code and the base address, and modifies the address by adding the index register to it prior to performing the desired operation. Pre-or post-indexing of indirect addresses is possible (see addressing modes). #### **Stack Pointer** The stack pointer is an 8-bit register used to control the addressing of the variable-length stack on page one. The stack pointer is automatically incremented and decremented under control of the microprocessor to perform stack manipulations under direction of either the program or interrupts (NMI and IRQ). The stack allows simple implementation of nested subroutines and multiple level interrupts. The stack pointer should be initialized before any interrupts or stack operations occur. #### **Processor Status Register** The 8-bit processor status register contains seven status flags. Some of the flags are controlled by the program, others may be controlled both by the program and the CPU. The 6500 instruction set contains a number of conditional branch instructions which are designed to allow testing of these flags (see microprocessor programming model). Figure 5 (a). Crystal Circuit for Internal Oscillator Figure 5 (b). Suggested RC Network Configuration for Internal Oscillator ### **Addressing Modes** Fifteen addressing modes are available to the user of the SY65C02 microprocessor. The addressing modes are described in the following paragraphs: #### Implied Addressing (Implied) In the implied addressing mode, the address containing the operand is implicitly stated in the operation code of the instruction. #### Accumulator Addressing (Accum) This form of addressing is represented with a one byte instruction and implies an operation on the accumulator. #### Immediate Addressing (Immediate) With immediate addressing, the operand is contained in the second byte of the instruction; no further memory addressing is required. #### Absolute Addressing (Absolute) For absolute addressing, the second byte of the instruction specifies the eight low-order bits of the effective address, while the third byte specifies the eight high-order bits. Therefore, this addressing mode allows access to the total 64K bytes of addressable memory. #### Zero Page Addressing (Zero Page) Zero page addressing allows shorter code and execution times by only fetching the second byte of the instruction and assuming a zero high address byte. The careful use of zero page addressing can result in significant increase in code efficiency. #### Absolute Indexed Addressing (ABS, X or ABS, Y) Absolute indexed addressing is used in conjunction with X or Y index register and is referred to as "Absolute, X," and "Absolute, Y." The effective address is formed by adding the contents of X or Y to the address contained in the second and third bytes of the instruction. This mode allows the index register to contain the index or count value and the instruction to contain the base address. This type of indexing allows any location referencing and the index to modify multiple fields, resulting in reduced coding and execution time. #### Zero Page Indexed Addressing (ZPG, X or ZPG, Y) Zero page absolute addressing is used in conjunction with the index register and is referred to as "Zero Page, X" or Zero Page, Y." The effective address is calculated by adding the second byte to the contents of the index register. Since this is a form of "Zero Page" addressing, the content of the second byte references a location in page zero. Additionally, due to the "Zero Page" addressing nature of this mode, no carry is added to the high-order eight bits of memory, and crossing of page boundaries does not occur. #### Relative Addressing (Relative) Relative addressing is used only with branch instructions; it establishes a destination for the conditional branch. The second byte of the instruction becomes the operand which is an "Offset" added to the contents of the lower eight bits of the program counter when the counter is set at the next instruction. The range of the offset is -128 to $\pm 127$ bytes from the next instruction. #### Zero Page Indexed Indirect Addressing [(IND, X)] With zero page indexed indirect addressing (usually referred to as indirect X) the second byte of the instruction is added to the contents of the X index register; the carry is discarded. The result of this addition points to a memory location on page zero whose contents is the low-order eight bits of the effective address. The next memory location in page zero contains the high-order eight bits of the effective address. Both memory locations specifying the high- and low-order bytes of the effective address must be in page zero. # \*Absolute Indexed Indirect Addressing [ABS(IND, X)] (Jump Instruction Only) With absolute indexed indirect addressing the contents of the second and third instruction bytes are added to the X register. The result of this addition, points to a memory location containing the lower-order eight bits of the effective address. The next memory location contains the higher-order eight bits of the effective address. #### Indirect Indexed Addressing [(IND), Y] This form of addressing is usually referred to as Indirect, Y. The second byte of the instruction points to a memory location in page zero. The contents of this memory location are added to the contents of the Y index register, the result being the low-order eight bits of the effective address. The carry from this addition is added to the contents of the next page zero memory location, the result being the high-order eight bits of the effective address. #### \*Zero Page Indirect Addressing [(ZPG)] In the zero page indirect addressing mode, the second byte of the instruction points to a memory location on page zero containing the low-order byte of the effective address. The next location on page zero contains the high-order byte of the effective address. # Absolute Indirect Addressing [(ABS)] (Jump Instruction Only) The second byte of the instruction contains the low-order eight bits of a memory location. The high-order eight bits of that memory location is contained in the third byte of the instruction. The contents of the fully specified memory location is the low-order byte of the effective address. The next memory location contains the high-order byte of the effective address which is loaded into the 16 bit program counter. NOTE: \* = New Address Modes ### Signal Description #### Address Bus (A<sub>0</sub>-A<sub>15</sub>) $A_0\text{-}A_{15}$ forms a 16-bit address bus for memory and I/O exchanges on the data bus. The output of each address line is TTL compatible, capable of driving one standard TTL load and 130 pF. #### Clocks ( $\phi_0$ , $\phi_1$ , and $\phi_2$ ) $\phi_0$ is a TTL level input that is used to generate the internal clocks in the 6502. Two full level output clocks are generated by the 6502. The $\phi_2$ clock output is in phase with $\phi_0$ . The $\phi_1$ output pin is 180° out of phase with $\phi_0$ . (See timing diagram.) #### Data Bus (D<sub>0</sub>-D<sub>7</sub>) The data lines $(D_0-D_7)$ constitute an 8-bit bidirectional data bus used for data exchanges to and from the device and peripherals. The outputs are three-state buffers capable of driving one TTL load and 130 pF. #### Interrupt Request (IRQ) This TTL compatible input requests that an interrupt sequence begin within the microprocessor. The $\overline{\rm IRQ}$ is sampled during $\phi_2$ operation; if the interrupt flag in the processor status register is zero, the current instruction is completed and the interrupt sequence begins during $\phi_1$ . The program counter and processor status register are stored in the stack. The microprocessor will then set the interrupt mask flag high so that no further $\overline{\rm IRQs}$ may occur. At the end of this cycle, the program counter low will be loaded from address FFFE, and program counter high from location FFFF, transferring program control to the memory vector located at these addresses. The RDY signal must be in the high state for any interrupt to be recognized. A 3K ohm external resistor should be used for proper wire OR operation. #### Memory Lock (ML) In a multiprocessor system, the $\overline{\text{ML}}$ output indicates the need to defer the rearbitration of the next bus cycle to ensure the integrity of read-modify-write instructions. $\overline{\text{ML}}$ goes low during ASL, DEC, INC, LSR, ROL, ROR, TRB, TSB memory referencing instructions. This signal is low for the modify and write cycles. #### Non-Maskable Interrupt (NMI) A negative-going edge on this input requests that a non-maskable interrupt sequence be generated within the microprocessor. The $\overline{\text{NMI}}$ is sampled during $\phi_2$ ; the current instruction is completed and the interrupt sequence begins during $\phi_1$ . The program counter is loaded with the interrupt vector from locations FFFA (low byte) and FFFB (high byte), thereby transferring program control to the non-maskable interrupt routine. NOTE: Since this interrupt is non-maskable, another $\overline{\text{NMI}}$ can occur before the first is finished. Care should be taken when using $\overline{\text{NMI}}$ to avoid this. #### Ready (RDY) This input allows the user to single-cycle the microprocessor on all cycles including write cycles. A negative transition to the low state, during or coincident with phase one $(\phi_1)$ , will halt the microprocessor with the output address lines reflecting the current address being fetched. This condition will remain through a subsequent phase two $(\phi_2)$ in which the ready signal is low. This feature allows microprocessor interfacing with low-speed memory as well as direct memory access (DMA). #### Reset (RES) This input is used to reset the microprocessor. Reset must be held low for at least two clock cycles after $V_{DD}$ reaches operating voltage from a power down. A positive transition on this pin will then cause an initialization sequence to begin. Likewise, after the system has been operating, a low on this line of at least two cycles will cease microprocessing activity, followed by initialization after the positive edge on $\overline{\text{RES}}$ . When a positive edge is detected, there is an initialization sequence lasting six clock cycles. Then the interrupt mask flag is set, the decimal mode is cleared, and the program counter is loaded with the restart vector from locations FFFC (low byte) and FFFD (high byte). This is the start location for program control. This input should be high in normal operation. #### Read/Write (R/W) This signal is normally in the high state indicating that the microprocessor is reading data from memory or I/O bus. In the low state the data bus has valid data from the microprocessor to be stored at the addressed memory location. #### Set Overflow (SO) A negative transition on this line sets the overflow bit in the status code register. The signal is sampled on the trailing edge of $\phi_1$ . #### Synchronize (SYNC) This output line is provided to identify those cycles during which the microprocessor is doing an OP CODE fetch. The SYNC line goes high during $\phi_1$ of an OP CODE fetch and stays high for the remainder of that cycle. If the RDY line is pulled low during the $\phi_1$ clock pulse in which SYNC went high, the processor will stop in its current state and will remain in the state until the RDY line goes high. In this manner, the SYNC signal can be used to control RDY to cause single instruction execution. ### Instruction Set — Alphabetical Sequence Add Memory to Accumulator with Carry "AND" Memory with Accumulator AND ASL Shift One Bit Left BCC Branch on Carry Clear Branch on Carry Set BCS BEQ Branch on Result Zero BIT Test Memory Bits with Accumulator RMI Branch on Result Minus Branch on Result Not Zero BNE BPL Branch on Result Plus BRA Branch Always Force Break BRK Branch on Overflow Clear BVC Branch on Overflow Set CLC Clear Carry Flag CLD Clear Decimal Mode CLI Clear Interrupt Disable Bit CLV Clear Overflow Flag CMP Compare Memory and Accumulator CPX Compare Memory and Index X Compare Memory and Index Y CPY Decrement by One DEC DEX Decrement Index X by One DEY Decrement Index Y by One EOR "Exclusive-or" Memory with Accumulator INC Increment by One INX Increment Index X by One INY Increment Index Y by One JMP Jump to New Location **JSR** Jump to New Location Saving Return Address LDA Load Accumulator with Memory LDX Load Index X with Memory LDY Load Index Y with Memory LSR Shift One Bit Right NOP No Operation CRA "OR" Memory with Accumulator PHA Push Accumulator on Stack PHP Push Processor Status on Stack PHX Push Index X on Stack PHY Push Index Y on Stack PLA Pull Accumulator from Stack PLP Pull Processor Status from Stack PLX Pull Index X from Stack Pull Index Y from Stack PLY ROL Rotate One Bit Left ROR Rotate One Bit Right RTI Return from Interrupt Return from Subroutine SBC Subtract Memory from Accumulator with Borrow SEC SED Set Decimal Mode SEL Set Interrupt Disable Bit STA Store Accumulator in Memory STX Store Index X in Memory Store Index Y in Memory STY STZ Store Zero in Memory TAX Transfer Accumulator to Index X Transfer Accumulator to Index Y TAY TRB Test and Reset Memory Bits with Accumulator Test and Set Memory Bits with Accumulator TSX Transfer Stack Pointer to Index X TXA Transfer Index X to Accumulator TXS Transfer Index X to Stack Pointer TYA Transfer Index Y to Accumulator Note: New Instruction | LSD | | T | T | 1 | | 1 | Υ | | 1 | Τ | T | Γ— | T | Τ | Γ. | | <del></del> | |-----|------------|---------------|------------|---|---------------|---------------|---------------|---|-----|---------------|----------|----|----------------|---------------|---------------|---|-------------| | MSD | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | В | C <sub>i</sub> | D | E | F | | | 0 | BRK | ORA<br>ind, X | | | TSB<br>zpg | ORA<br>zpg | ASL<br>zpg | | PHP | ORA<br>imm | ASL<br>A | | TSB<br>abs | ORA<br>abs | ASL<br>abs | | 0 | | 1 | BPL<br>rel | ORA<br>ind, Y | ORA<br>ind | | TRB<br>zpg | ORA<br>zpg, X | ASL<br>zpg, X | | CLC | ORA<br>abs, Y | INC<br>A | | TRB<br>abs | ORA<br>abs, X | ASL<br>abs, X | | 1 | | 2 | JSR<br>abs | AND<br>ind, X | | | B!T<br>zpg | AND<br>zpg | ROL<br>zpg | | PLP | AND<br>imm | ROL<br>A | | BIT<br>abs | AND<br>abs | ROL<br>abs | | 2 | | 3 | BMI<br>rel | AND<br>ind, Y | AND<br>ind | | BIT<br>zpg,X | AND<br>zpg, X | ROL<br>zpg, X | | SEC | AND<br>abs, Y | DEC<br>A | | BIT<br>abs,X | AND<br>abs, X | ROL<br>abs, X | | 3 | | 4 | RTI | EOR<br>ind, X | | | | EOR<br>zpg | LSR<br>zpg | | PHA | EOR<br>imm | LSR<br>A | | JMP<br>abs | EOR<br>abs | LSR<br>abs | | 4 | | 5 | BVC<br>rel | EOR<br>ind, Y | EOR<br>ind | | | EOR<br>zpg, X | LSR<br>zpg, X | | CLI | EOR<br>abs, Y | РНҮ | | | EOR<br>abs, X | LSR<br>abs, X | | 5 | | 6 | RTS | ADC<br>ind, X | | | STZ<br>zpg | ADC<br>zpg | ROR<br>zpg | | PLA | ADC<br>imm | ROR<br>A | | JMP<br>ind | ADC<br>abs | ROR<br>abs | | 6 | | 7 | BVS<br>rel | ADC<br>ind, Y | ADC<br>ind | | STZ<br>zpg,X | ADC<br>zpg, X | ROR<br>zpg, X | | SEI | ADC<br>abs, Y | PLY | | JMP<br>ind,X | ADC<br>abs, X | ROR<br>abs, X | | 7 | | 8 | BRA<br>rel | STA<br>ind, X | | | STY<br>zpg | STA<br>zpg | STX<br>zpg | | DEY | BIT<br>imm | TXA | | STY<br>abs | STA<br>abs | STX<br>abs | | 8 | | 9 | BCC<br>rel | STA<br>ind, Y | STA<br>ind | | STY<br>zpg. X | STA<br>zpg, X | STX<br>zpg, Y | | TYA | STA<br>abs, Y | TXS | | STZ<br>abs | STA<br>abs, X | STZ<br>abs,X | | 9 | | A | LDY<br>imm | LDA<br>ind, X | LDX<br>imm | | LDY<br>zpg | LDA<br>zpg | LDX<br>zpg | | TAY | LDA<br>imm | TAX | | LDY<br>abs | LDA<br>abs | LDX<br>abs | | A | | В | BCS<br>rel | LDA<br>ind, Y | LDA<br>ind | | LDY<br>zpg, X | LDA<br>zpg, X | LDX<br>zpg, Y | | CLV | LDA<br>abs, Y | TSX | | LDY<br>abs, X | LDA<br>abs, X | LDX<br>abs, Y | | В | | С | CPY<br>imm | CMP<br>ind, X | | | CPY<br>zpg | CMP<br>zpg | DEC<br>zpg | | INY | CMP<br>imm | DEX | | CPY<br>abs | CMP<br>abs | DEC<br>abs | | С | | D | BNE<br>rel | CMP<br>ind, Y | CMP<br>ind | | | CMP<br>zpg, X | DEC<br>zpg, X | | CLD | CMP<br>abs, Y | PHX | | | CMP<br>abs, X | DEC<br>abs, X | | D | | Е | CPX<br>imm | SBC<br>ind, X | | | CPX<br>zpg | SBC | INC<br>zpg | | INX | SBC<br>imm | NOP | | CPX<br>abs | SBC<br>abs | INC<br>abs | | E | | F | BEQ<br>rel | SBC<br>ind, Y | SBC<br>ind | | | SBC<br>zpg, X | INC<br>zpg, X | | SED | SBC<br>abs, Y | PLX | | | SBC<br>abs, X | INC<br>abs, X | | F | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | | Note: = New Op Codes Figure 6. Microprocessor Op Code Table # Operational Codes, Execution Time, and Memory Requirements | | | DIA | | | | | ER( | )<br>A | ccı | JM | | M-<br>IEC | | (INI) | | | ND,<br>Y) | z | PG, | , x | ZPC | 3, Y | AB | S, 2 | x . | ABS | s, Y | | LA | | ABS | S) | | BS<br>D,> | 0 0 | ZF | •G) | T, | | | | SSO | | | | |---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------------------|-------|----------------|---|----------------------|-----|--------|-----|-----|----------------|-----------|-------------|-------|---|----|-----------|------------|--------------|-------|----------|------|----------|------|-------|----------|------|----------------|---------------------------|-------|-----|------|-----------|-----------|-----|----|---------|----------|-------------------|---|-----|-----------------------------------------|-----------------------|-------------------|----------------------------| | MNE | OPERATION | ОР | n # | OF | Ļ | y 01 | o n | #0 | ρ, | \ # | OP | n | # O | P . | | OP | n | # 0 | P P | T, | OP | n | ОР | | # 1 | )p , | , ,, | OP | | # _ | Pn | ا پر | ΩP | , , | # | P | ۾ اُ | 17 | | | | 3 2 | | | INF | | ADC<br>AND<br>ASL<br>BCC | A + M + C + A (1,3)<br>A \( \Lambda \text{ M + A} \) (c) +(7 0) + 0 (1) Branch if C = 0 (2) Branch if C = 1 (2) | _ | 2 2 2 | 6D<br>2D | 4 | 3 65 | 3 | 2 | | | | | 6 | 1 6 | 2 | 71 | 5 | 2 7<br>2 3 | 5 4 | 2 | <u> </u> | | 70 | 4 | 3 : | 79 4 | 1 3 | 90 | 2 2 2 | 2 | | | <u>J,</u> | | 7 | 2 | 5 2 5 2 | <u> </u> | I V | : | | | Z ( | A<br>A<br>B | DC<br>ND<br>SL<br>CC<br>CS | | BEQ<br>BIT<br>BMI<br>BNE<br>BPL | Branch if Z=1 (2)<br>A \( \Lambda \) M (4)<br>Branch if N=1 (2)<br>Branch if Z=0 (2)<br>Branch if N=0 (2) | 89 | 2 2 | 20 | 4 | 3 24 | 3 | 2 | | | | | | | | | | 3 | 4 4 | 2 | | | 3С | 4 | 3 | | | 50<br>30<br>D0 | 2 : 2 : 2 : 2 : 2 : 2 : 2 | 2 2 2 | | | • | | | | | м | 7 <sup>M</sup> 6 | | | | ż | . B<br>. B<br>. B | EQ<br>IT<br>MI<br>NE<br>PL | | | Branch Always (2) Break Branch if V=0 (2) Branch if V=1 (2) 0 + C | | | | | | | | | | | 7 | | | | | | | | | | | | | | | | 50 | 2: | 2 | | | | | | | | | | | 1 | . 1 | . ( | . B<br>. B | RA<br>RK<br>VC<br>VS | | CLI<br>CLV<br>CMP<br>CPX | 0+D<br>0+I<br>0+V<br>A-M (1)<br>X-M | C9<br>E0 | 2 2 | EC | 4 | 3 E | 1 3 | 2 | | | D8<br>58<br>B8 | 2 | 1 | :1 6 | 2 | D1 | 5 | 2 🗅 | 05 4 | 2 | | | DE | 4 | 3 [ | D9 4 | 4 3 | | | | | | | | D | 2 | 5 2 | | 0 | | | | Z ( | 000 | LD<br>LV<br>MP<br>PX | | DEX<br>DEY | Y - M<br>A - 1 + A<br>M - 1 + M<br>X - 1 + X<br>Y - 1 + Y | СО | | CE | 6 | 3 C | 5 5 | 2 3 | A 2 | 2 1 | CA<br>88 | 2 2 | 1 | | | | | | 96 6 | | | | | 6 | | | | | | | | | | | | | | 77777 | 1. | | | | Z (<br>Z<br>Z<br>Z | . D | PY<br>EA<br>EC<br>EX | | INC | A \( \text{M} + A \) A + 1 + A M + 1 + M X + 1 + X Y + 1 + Y | 49 | | | | 3 45<br>3 E | | 1. | A 2 | 2 1 | E8<br>C8 | 2 2 | 1 | 1 6 | 2 | 51 | 5 | 2 5<br>F | 6 6 | | | | | 6 | | 59 4 | 1 3 | | | | | | | | 5 | 2 | 5 2 | 22777 | l .<br>l .<br>l . | · | | | Z<br>Z<br>Z<br>Z<br>Z | . II<br>. II | OR<br>NA<br>NC<br>NX<br>NY | | LDA<br>LDX | Jump to new loc Jump Subroutine M+A (1) M+X (1) M+Y (1) | A9 :<br>A2 :<br>A0 : | 2 2 | 20<br>AD<br>AE | 4 | 3<br>3 A!<br>3 A! | 3 3 | 2 | | | | | A | .1 € | 2 | В1 | 5 | 2 B | 15 4 | | В6 | 4 2 | 2 | 4 | - 6 | 39<br>3E | | | | 6 | C 6 | 3 | 7C | 6 | | 2 | 5 2 | 7 7 7 | Ι. | | | | Z . Z . Z . Z | . J. | MP<br>SR<br>DA<br>DX | | NOP<br>ORA<br>PHA | 0+[C] (1)<br>PC + 1 + PC<br>A V M + A (1)<br>A + M <sub>S</sub> S · 1 + S<br>P + M <sub>S</sub> S · 1 + S | 09 | | | | 3 46 | ÌΙ | | A 2 | | EΑ | 3 | 1 0 | 11 6 | 2 | 11 | 5 | 2 1 | 5 4 | | . | | | 6 | | 19 | 4 3 | | | | | | | | 1 | 2 | 5 2 | 2 1 | | | | | Z ( | . N<br>O | SR<br>OP<br>RA<br>HA | | PHY<br>PLA<br>PLP | X+M <sub>s</sub> S·1+S<br>Y+M <sub>s</sub> S·1+S<br>S+1+S M <sub>s</sub> +A<br>S+1+S M <sub>s</sub> +P<br>S+1+S M <sub>s</sub> +X | | | | | | | | | | 5A | 4 | 1<br>1<br>1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1 [ | o i | . z . | PI<br>PI | HX<br>HY<br>LA<br>LP | | ROL<br>ROR<br>RTI | S + 1 + S M <sub>S</sub> + Y<br>-7 0 + C - (1)<br>-C -7 0 - (1)<br>Return from Inter.<br>Return from Subr. | | | | | 3 26<br>3 66 | | | | | 7A<br>40<br>60 | 6 | 1 | | | | | | 36 6<br>76 6 | | | • | 3E<br>7E | 6 | 3 | | | | | | | | | | | | | . 777. | i .<br>I V | | | | 2 ( | R<br>R | OR | | SBC<br>SEC<br>SED<br>SEI<br>STA | 1 + D<br>1 + I | E9 2 | | <b>8</b> D | 4 | 3 85 | 5 3 | 2 | | | 38<br>F8<br>78 | 2 2 2 | 1 1 | | | | | 2 F | | | | | 9D | | | F9 4 | | | | | | | | | | | | | | | | 1 . | | 1 SI<br>SI<br>SI | EC<br>ED | | STX<br>STY<br>STZ<br>TAX<br>TAY | Y + M<br>OO + M<br>A + X | | | 8C<br>9C | 4 | 3 86<br>3 84<br>3 64 | 3 | 2 | | | AA<br>88 | 2 2 | 1 1 | | | | | 9 | 14 4 | \$ 2 | 96 | 4 2 | | | П | | | | | | | | | | | | + | | | | | - · · · · · · · · · · · · · · · · · · · | | ST<br>ST | TX<br>TY<br>TZ<br>AX | | | X + A | | | 1C<br>0C | 6 | 3 14<br>3 04 | 5 | 2 2 | | | BA<br>8A<br>9A | 2 2 2 | 1 1 1 1 | | | | | | | | | | | | | | | | | 1 | | | - | | | | | 7 7 2 2 | 17M6<br>17M6<br>1 | 3 | | _ | Z .<br>Z .<br>Z . | TI<br>TS | RB<br>SB<br>SX | | TYA | Y + A | | 1 | | П | ľ | | | | | 98 | | | | L | | | 1 | | | | | | | | | 1 | | | 1 | | Ц | | | 1 | | | + | · | | | | z , | + | YΑ | - 1. Add 1 to "n" if page boundary is crossed. - 2. Add 1 to "n" if branch occurs to same page. - Add 2 to "n" if branch occurs to different page. 3. Add 1 to "n" if decimal mode. - 4. V bit equals memory bit 6 prior to execution. N bit equals memory bit 7 prior to execution. - X Index X - Y Index Y - A Accumulator - M Memory per effective address - Ms Memory per stack pointer - + Add - Subtract - $\Lambda$ And - V Or - → Exclusive or - n No. Cycles # No. Bytes - M<sub>6</sub> Memory bit 6 M<sub>7</sub> Memory bit 7 Package Availability 40 Pin Molded DIP # **Ordering Information** ### APPENDIX A ### SUMMARY OF SINGLE CYCLE EXECUTION This section contains an outline of the data on both the address bus and the data bus for each cycle of the various processor instructions. It tells the system designer exactly what to expect while single cycling through a program. Note that the processor will not stop in any cycle where R/W is a 0 (write cycle). Instead, it will go right into the next read cycle and stop there. For this reason, some instructions may appear to be shorter than indicated here. All instructions begin with TO and the fetch of the OP CODE and continue through the required number of cycles until the next TO and the fetch of the next OP CODE. While the basic terminology used in this appendix is discussed in the Programming Manual, it has been defined below for ease of reference while studying Single Cycle Execution. - OP CODE--The first byte of the instruction containing the operator and mode of address. - OPERAND -- The data on which the operation specified in the OP CODE is performed. - BASE ADDRESS--The address in Indexed addressing modes which specifies the location in memory to which indexing is referenced. The high order of byte of the base address (ABO8 to AB15) is BAH (Base Address High) and the low order byte of the base address (ABOO to ABO7) is BAL (Base Address Low). - EFFECTIVE ADDRESS--The destination in memory in which data is to be found. The effective address may be loaded directly as in the case of Page Zero and Absolute Addressing or may be calculated as in Indexing operations. The high order byte of the effective address (AB08 to AB15) is ADH and the low order byte of the effective address (AB00 to AB07) is ADL. - INDIRECT ADDRESS--The address found in the operand of instructions utilizing (Indirect), Y which contains the low order byte of the base address. IAH and IAL represent the high and low order bytes. - JUMP ADDRESS--The value to be loaded into Program Counter as a result of a Jump instruction. #### A. 1. SINGLE BYTE INSTRUCTIONS | DEX<br>DEY<br>INX<br>INY | NOP<br>ROL<br>SEC<br>SED | TAX<br>TAY<br>TSX<br>TXA | TYA | |--------------------------|--------------------------|--------------------------|-------------------------------------| | LSR | SEI | TXS | | | | DEY<br>INX<br>INY | DEY ROL INX SEC INY SED | DEY ROL TAY INX SEC TSX INY SED TXA | These single byte instructions require two cycles to execute. During the second cycle the address of the next instruction in program sequence will be placed on the address bus. However, the OP CODE which appears on the data bus during the second cycle will be ignored. This same instruction will be fetched on the following cycle at which time it will be decoded and executed. The ASL, ROL and LSR instructions apply to the accumulator mode of address. | <u>Tn</u> | Address Bus | Data Bus | $\frac{R/W}{}$ | Comments | |-----------|-------------|------------------------|----------------|------------------| | TO | PC | OP CODE | 1 | Fetch OP CODE | | T1 | PC + 1 | OP CODE<br>(Discarded) | 1 | | | TO | PC + 1 | OP CODE | 1 | Next Instruction | # A. 2. INTERNAL EXECUTION ON MEMORY DATA | ADC | CMP | EOR | LDY | |-----|-----|-----|-----| | AND | CPX | LDA | ORA | | BIT | CPY | LDX | SBC | The instructions listed above will execute by performing operations inside the microprocessor using data fetched from the effective address. This total operation requires three steps. The first step (one cycle) is the OP CODE fetch. The second (zero to four cycles) is the calculation of an effective address. The final step is the fetching of the data from the effective address. Execution of the instruction takes place during the fetching and decoding of the next instruction. # A. 2.1. Immediate Addressing (2 cycles) | <u>Tn</u> | Address Bus | Data Bus | R/W | Comments | |-----------|-------------|----------|-----|------------------| | TO | PC | OP CODE | 1 | Fetch OP CODE | | T1 | PC + 1 | Data | 1 | Fetch Data | | TO | PC + 2 | OP CODE | 1 | Next Instruction | # A. 2.2. Zero Page Addressing (3 cycles) | <u>Tn</u> | Address Bus | Data Bus | R/W | Comments | |-----------|-------------|----------|-----|-------------------------| | то | PC | OP CODE | 1 | Fetch OP CODE | | T1 | PC + 1 | ADL | 1 | Fetch Effective Address | | T2 | 00, ADL | Data | 1 | Fetch Data | | TO | PC + 2 | OP CODE | 1 | Next Instruction | # A. 2.3. Absolute Addressing (4 cycles) | Tn | Address Bus | Data Bus | R/W | Comments | |----|-------------|----------|-----|--------------------------------------------| | TO | PC | OP CODE | 1 | Fetch OP CODE | | T1 | PC + 1 | ADL | 1 | Fetch low order Effective<br>Address byte | | Т2 | PC + 2 | ADH | 1 | Fetch high order Effective<br>Address byte | | Т3 | ADH, ADL | Data | 1 | Fetch Data | | OT | PC + 3 | OP CODE | 1 | Next Instruction | # A. 2.4. Indirect, X Addressing (6 cycles) | <u>Tn</u> | Address Bus | Data Bus | R/W | Comments | |-----------|--------------------|---------------------|-----|-----------------------------------------------| | TO | PC | OP CODE | 1 | Fetch OP CODE | | T1 | PC + 1 | BAL | 1 | Fetch Page Zero Base<br>Address | | T2 | 00, BAL | Data<br>(Discarded) | 1 | | | T3 | 00, BAL + X | ADL | 1 | Fetch low order byte of<br>Effective Address | | T4 | 00, BAL +<br>X + 1 | ADH | 1 | Fetch high order byte of<br>Effective Address | | T5 | ADH, ADL | Data | 1 | Fetch Data | | TO | PC + 2 | OP CODE | 1 | Next Instruction | ### A. 2.5. Absolute, X or Absolute, Y Addressing (4 or 5 cycles) | <u>Tn</u> | Address Bus | <u>Data Bus</u> | R/W | Comments | |-----------|-------------------------|----------------------|-----|-------------------------------------------------------------------| | TO | PC | OP CODE | 1 | Fetch OP CODE | | T1 | PC + 1 | BAL | 1 | Fetch low order byte of<br>Base Address | | T2 | PC + 2 | ВАН | 1 | Fetch high order byte of<br>Base Address | | Т3 | ADL: BAL + index regist | Data <b>*</b><br>ter | 1 | Fetch data (no page cross-ing) | | | ADH: BAH + ( | | | Carry is $\emptyset$ or 1 as required from previous add operation | | T4* | ADL: BAL + index regist | Data<br>ter | 1 | Fetch data from next page | | | ADH: BAH + 1 | L | | | | TO | PC + 3 | OP CODE | 1 | Next Instruction | | | | | | | <sup>\*</sup>If the page boundary is crossed in the indexing operation, the data fetched in T3 is ignored. If page boundary is not crossed, the T4 cycle is bypassed. # A. 2.6. Zero Page, X or Zero Page, Y Addressing Modes (4 cycles) | <u>Tn</u> | Address Bus | Data Bus | R/W | Comments | |-----------|--------------------------------|---------------------|-----|---------------------------------| | TO | PC | OP CODE | 1 | Fetch OP CODE | | T1 | PC + 1 | BAL | 1 | Fetch Page Zero Base<br>Address | | Т2 | 00, BAL | Data<br>(Discarded) | 1 | | | Т3 | 00, BAL +<br>index<br>register | Data | 1 | Fetch Data (no page cross-ing) | | TO | PC + 2 | OP CODE | 1 | Next Instruction | ### A. 2.7. Indirect, Y Addressing Mode (5 or 6 cycles) | Tn | Address Bus | <u>Data Bus</u> | R/W | Comments | |------------|--------------|-----------------|-----|-----------------------------------------------------------------| | TO | PC | OP CODE | 1 | Fetch OP CODE | | T1 | PC + 1 | IAL | 1 | Fetch Page Zero Indirect<br>Address | | <b>T</b> 2 | 00, IAL | BAL | 1 | Fetch low order byte of<br>Base Address | | Т3 | 00, IAL + 1 | ВАН | 1 | Fetch high order byte of<br>Base Address | | T4 | ADL: BAL + Y | Data* | 1 | Fetch Data from same page | | | ADH: BAH + C | | | Carry is 0 or 1 as re-<br>quired from previous add<br>operation | | T5* | ADL: BAL + Y | Data | 1 | Fetch Data from next page | | | ADH: BAH + 1 | | | | | TO | PC + 2 | OP CODE | 1 | Next Instruction | <sup>\*</sup>If page boundary is crossed in indexing operation, the data fetch in T4 is ignored. If page boundary is not crossed, the T5 cycle is bypassed. ### A. 3. STORE OPERATIONS STA STX STY The specific steps taken in the Store Operations are very similar to those taken in the previous group (Internal execution on memory data). However, in the Store Operation, the fetch of data is replaced by a WRITE (R/W=0) cycle. No overlapping occurs and no shortening of the instruction time occurs on indexing operations. # A. 3.1. Zero Page Addressing (3 cycles) | Tn | Address Bus | Data Bus | R/W | Comments | |----|-------------|----------|-----|--------------------------------------| | OT | PC | OP CODE | 1 | Fetch OP CODE | | T1 | PC + 1 | ADL | 1 | Fetch Zero Page Effective<br>Address | | Т2 | 00, ADL | Data | 0 | Write internal register to memory | | Т0 | PC + 2 | OP CODE | 1 | Next Instruction | # A. 3.2. Absolute Addressing (4 cycles) | <u>Tn</u> | Address Bus | <u>Data Bus</u> | R/W | Comments | |-----------|-------------|-----------------|-----|-----------------------------------------------| | TO | PC | OP CODE | 1 | Fetch OP CODE | | T1 | PC + 1 | ADL | 1 | Fetch low order byte of<br>Effective Address | | Т2 | PC + 2 | ADH | 1 | Fetch high order byte of<br>Effective Address | | Т3 | ADH, ADL | Data | 0 | Write internal register to memory | | TO | PC + 3 | OP CODE | 1 | Next Instruction | # A. 3.3. Indirect, X Addressing (6 cycles) | <u>Tn</u> | Address Bus | Data Bus | R/W | Comments | |-----------|--------------------|---------------------|-----|-----------------------------------------------| | TO | PC | OP CODE | 1 | Fetch OP CODE | | T1 | PC + 1 | BAL | 1 | Fetch Page Zero Base<br>Address | | Т2 | 00, BAL | Data<br>(Discarded) | 1 | | | Т3 | 00, BAL + X | ADL | 1 | Fetch low order byte of<br>Effective Address | | Т4 | 00, BAL +<br>X + 1 | ADH | 1 | Fetch high order byte of<br>Effective Address | | T5 | ADH, ADL | Data | 0 | Write internal register to memory | | T0 | PC + 2 | OP CODE | 1 | Next Instruction | # A. 3.4. Absolute, X or Absolute, Y Addressing (5 cycles) | <u>Tn</u> | Address Bus | Data Bus | <u>R/W</u> | Comments | |-----------|---------------------------------|---------------------|------------|------------------------------------------| | TO | PC | OP CODE | 1 | Fetch OP CODE | | T1 | PC + 1 | BAL | 1 | Fetch low order byte of<br>Base Address | | Т2 | PC + 2 | ВАН | 1 | Fetch high order byte of<br>Base Address | | Т3 | ADL: BAL +<br>index<br>register | Data<br>(Discarded) | 1 | | | | ADH: BAH + C | | | | | T4 | ADH, ADL | Data | 0 | Write internal register to memory | | TO | PC + 3 | OP CODE | 1 | Next Instruction | # A. 3.5. Zero Page, X or Zero Page, Y Addressing Modes (4 cycles) | Tn | Address Bus | Data Bus | R/W | Comments | |----|---------------------------------|---------------------|-----|-----------------------------------| | TO | PC | OP CODE | 1 | Fetch OP CODE | | T1 | PC + 1 | BAL | 1. | Fetch Page Zero Base<br>Address | | T2 | 00, BAL | Data<br>(Discarded) | 1 | | | Т3 | ADL: BAL +<br>index<br>register | Data | 0 | Write internal register to memory | | TO | PC + 2 | OP CODE | 1 | Next Instruction | # A. 3.6. Indirect, Y Addressing Mode (6 cycles) | Tn | Address Bus | Data Bus | <u>R/W</u> | Comments | |----|--------------|---------------------|------------|------------------------------------------| | TO | PC | OP CODE | 1 | Fetch OP CODE | | T1 | PC + 1 | IAL | 1 | Fetch Page Zero Indirect<br>Address | | T2 | 00, IAL | BAL | 1 | Fetch low order byte of<br>Base Address | | Т3 | 00, IAL + 1 | ВАН | 1 | Fetch high order byte of<br>Base Address | | T4 | ADL: BAL + Y | Data<br>(Discarded) | 1 | | | | ADH: BAH | | | | | T5 | ADH, ADL | Data | 0 | Write Internal Register to memory | | TO | PC + 2 | OP CODE | 1 | Next Instruction | # A. 4. <u>READ</u>—<u>MODIFY</u>—<u>WRITE OPERATIONS</u> ASL LSR DEC ROL INC ROR The Read--Modify--Write operations involve the loading of operands from the operand address, modification of the operand and the resulting modified data being stored in the original location. Note: The ROR instruction will be available on MCS650X microprocessors after June, 1976. # A. 4.1. Zero Page Addressing (5 cycles) | <u>Tn</u> | Address Bus | Data Bus | R/W | Comments | |-----------|-------------|------------------|-----|--------------------------------------| | TO | PC | OP CODE | 1 | Fetch OP CODE | | T1 | PC + 1 | ADL | 1 | Fetch Page Zero Effective<br>Address | | T2 | 00, ADL | Data | 1 | Fetch Data | | Т3 | 00, ADL | Data | 0 | | | Т4 | 00, ADL | Modified<br>Data | 0 | Write modified Data back to memory | | TO | PC + 2 | OP CODE | 1 | Next Instruction | # A. 4.2. Absolute Addressing (6 cycles) | <u>Tn</u> | Address Bus | Data Bus | <u>R/W</u> | Comments | |-----------|-------------|------------------|------------|-----------------------------------------------| | TO | PC | OP CODE | 1 | Fetch OP CODE | | T1 | PC + 1 | ADL | 1 | Fetch low order byte of<br>Effective Address | | Т2 | PC + 2 | ADH | 1 | Fetch high order byte of<br>Effective Address | | Т3 | ADH, ADL | Data | 1 | | | Т4 | ADH, ADL | Data | 0 | | | Т5 | ADH, ADL | Modified<br>Data | 0 | Write modified Data back into memory | | ТØ | PC + 3 | OP CODE | 1 | Next Instruction | # A. 4.3. Zero Page, X Addressing (6 cycles) | <u>Tn</u> | Address Bus | Data Bus | <u>R/W</u> | Comments | |------------|------------------------------|--------------------|------------|--------------------------------------| | TO | PC | OP CODE | 1 | Fetch OP CODE | | T1 | PC + 1 | BAL | 1 | Fetch Page Zero Base<br>Address | | T2 | 00, BAL | Data<br>(Discarded | 1 | | | Т3 | ADL: BAL + X (without carry) | Data | 1 | Fetch Data | | Т4 | ADL: BAL + X (without carry) | Data | 0 | | | <b>T</b> 5 | ADL: BAL + X (without carry) | Modified<br>Data | 0 | Write modified Data back into memory | | TØ | PC + 2 | OP CODE<br>A-8 | 1 | Next Instruction | # A. 4.4. Absolute, X Addressing (7 cycles) | Tn | Address Bus | <u>Data Bus</u> | R/W | Comments | |------------|--------------|---------------------|-----|------------------------------------------| | TO | PC | OP CODE | 1 | Fetch OP CODE | | T1 | PC + 1 | BAL | 1 | Fetch low order byte of<br>Base Address | | Т2 | PC + 2 | ВАН | 1 | Fetch high order byte of<br>Base Address | | Т3 | ADL: BAL + X | Data<br>(Discarded) | 1 | | | | ADH: BAH + C | | | | | T4 | ADL: BAL + X | Data | 1 | Fetch Data | | | ADH: BAH + C | | | | | <b>T</b> 5 | ADH, ADL | Data | 0 | | | Т6 | ADH, ADL | Modified<br>Data | 0 | Write modified Data back into memory | | TO | PC + 3 | OP CODE | 1 | New Instruction | # A. 5. MISCELLANEOUS OPERATIONS | BCC | BRK | PHP | |----------------|-----|-----| | BCS | BVC | PLA | | BEQ | BVS | PLP | | BMI | JMP | RTI | | BNE | JSR | RTS | | $\mathtt{BPL}$ | PHA | | # A. 5.1. Push Operation--PHP, PHA (3 cycles) | Tn | Address Bus | Data Bus | R/W | Comments | |----|----------------|------------------------|-----|------------------------------------| | TO | PC | OP CODE | 1 | Fetch OP CODE | | T1 | PC + 1 | OP CODE<br>(Discarded) | 1 | | | T2 | Stack Pointer* | Data | 0 | Write Internal Register into Stack | | TO | PC + 1 | OP CODE | 1 | Next Instruction | <sup>\*</sup>Subsequently referred to as "Stack Ptr." # A. 5.2. Pull Operations--PLP, PLA (4 cycles) | <u>Tn</u> | Address Bus | <u>Data Bus</u> | <u>R/W</u> | Comments | |-----------|----------------|------------------------|------------|-----------------------| | TO | PC | OP CODE | 1 | Fetch OP CODE | | T1 | PC + 1 | OP CODE<br>(Discarded) | 1 | | | Т2 | Stack Ptr. | Data<br>(Discarded) | 1 | | | Т3 | Stack Ptr. + 1 | Data | 1 | Fetch Data from Stack | | TO | PC + 1 | OP CODE | 1 | Next Instruction | # A. 5.3. Jump to Subroutine--JSR (6 cycles) | <u>Tn</u> | Address Bus | Data Bus | <u>R/W</u> | Comments | |-----------|-------------------------------------|---------------------|------------|--------------------------------------------------| | TO | PC | OP CODE | 1 | Fetch OP CODE | | Tl | PC + 1 | ADL | 1. | Fetch low order byte of<br>Subroutine Address | | T2 | Stack Ptr. | Data<br>(Discarded) | 1 | | | Т3 | Stack Ptr. | PCH | 0 | Push high order byte of program counter to Stack | | T4 | Stack Ptr 1 | PCL | 0 | Push low order byte of program counter to Stack | | Т5 | PC + 2 | ADH | 1 | Fetch high order byte of<br>Subroutine Address | | Т0 | Subroutine<br>Address (ADH,<br>ADL) | OP CODE | 1 | Next Instruction | # A. 5.4. Break Operation--(Hardware Interrupt)-BRK (7 cycles) | <u>Tn</u> | Address Bus | Data Bus | <u>R/W</u> | Comments | |-----------|------------------------------------------------|---------------------|------------|--------------------------------------------------| | Т0 | PC | OP CODE | 1 | Fetch BRK OP CODE (or force BRK) | | T1 | PC + 1<br>(PC on hard-<br>ware inter-<br>rupt) | Data<br>(Discarded) | 1 | | | T2 | Stack Ptr. | РСН | 0 | Push high order byte of program counter to Stack | | Т3 | Stack Ptr 1 | PCL | 0 | Push low order byte of program counter to Stack | | Т4 | Stack Ptr 2 | P | 0 | Push Status Register to<br>Stack | | Т5 | FFFE<br>(NMI-FFFA)<br>(RES-FFFC) | ADL | 1 | Fetch low order byte of interrupt vector | | Т6 | FFFF<br>(NMI-FFFB)<br>(RES-FFFD) | ADH | 1 | Fetch high order byte of interrupt vector | | TO | Interrupt Vector (ADH, ADL) | OP CODE | 1 | Next Instruction | # A. 5.5. Return from Interrupt-RTI (6 cycles) | <u>Tn</u> | Address Bus | Data Bus | R/W | Comments | |------------|----------------|---------------------|-----|---------------------| | TO | PC | OP CODE | 1 | Fetch OP CODE | | T1 | PC + 1 | Data<br>(Discarded) | 1 | | | T2 | Stack Ptr. | Data<br>(Discarded) | 1 . | | | Т3 | Stack Ptr. + 1 | Data | 1 | Pull P from Stack | | <b>T</b> 4 | Stack Ptr. + 2 | Data | 1 | Pull PCL from Stack | | <b>T</b> 5 | Stack Ptr. + 3 | Data | 1 | Pull PCH from Stack | | TO | PCH, PCL | OP CODE | 1 | Next Instruction | # A. 5.6. Jump Operation--JMP # A.5.6.1. Absolute Addressing Mode (3 cycles) | <u>Tn</u> | Address Bus | <u>Data Bus</u> | <u>R/W</u> | Comments | |-----------|-------------|-----------------|------------|------------------------------------------| | TO | PC | OP CODE | 1 | Fetch OP CODE | | T1 | PC + 1 | ADL | 1 | Fetch low order byte of<br>Jump Address | | Т2 | PC + 2 | ADH | 1 | Fetch high order byte of<br>Jump Address | | TO | ADH, ADL | OP CODE | 1 | Next Instruction | # A.5.6.2. <u>Indirect Addressing Mode (5 cycles)</u> | <u>Tn</u> | Address Bus | <u>Data Bus</u> | <u>R/W</u> | Comments | |-----------|--------------|-----------------|------------|----------------------------------------------| | TO | PC | OP CODE | 1 | Fetch OP CODE | | T1 | PC + 1 | IAL | 1 | Fetch low order byte of<br>Indirect Address | | Т2 | PC + 2 | IAH | 1 | Fetch high order byte of<br>Indirect Address | | Т3 | IAH, IAL | ADL | 1 | Fetch low order byte of<br>Jump Address | | Т4 | IAH, IAL + 1 | ADH | 1 | Fetch high order byte of<br>Jump Address | | TO | ADH, ADL | OP CODE | 1 | Next Instruction | # A. 5.7. Return from Subroutine--RTS (6 cycles) | <u>Tn</u> | Address Bus | Data Bus | R/W | Comments | |------------|-----------------------|---------------------|-----|---------------------| | TO | PC | OP CODE | 1 | Fetch OP CODE | | T1 | PC + 1 | Data<br>(Discarded) | 1 | | | T2 | Stack Ptr. | Data<br>(Discarded) | 1 | | | Т3 | Stack Ptr. + 1 | PCL | 1 | Pull PCL from Stack | | Т4 | Stack Ptr. + 2 | PCH | 1 | Pull PCH from Stack | | <b>T</b> 5 | PCH, PCL (from Stack) | Data<br>(Discarded) | 1 | | | TO | PCH, PCL + 1 | OP CODE | 1 | Next Instruction | # A. 5.8. Branch Operation--BCC, BCS, BEQ, BMI, BNE, BPL, BVC, BVS (2, 3, or 4 cycles) | <u>Tn</u> | Address Bus | <u>Data Bus</u> | <u>R/W</u> | Comments | |-----------|------------------------------|-----------------|------------|------------------------------------| | TO | PC | OP CODE | 1 | Fetch OP CODE | | T1 | PC + 1 | Offset | 1 | Fetch Branch Offset | | T2* | PC + 2 + offset (w/o carry) | OP CODE | 1 | Offset Added to Program<br>Counter | | Т3** | PC + 2 + offset (with carry) | OP CODE | 1 | Carry Added | <sup>\*</sup>Skip if branch not taken <sup>\*\*</sup>Skip if branch not taken; skip if branch operation doesn't cross page boundary.