## MC68010 ## Technical Summary ## 3 16-/32-Bit Virtual Memory Microprocessor This document contains an MC68010 summary and a detailed set of parametrics. For detailed information on the MC68010, refer to the M68000UM/AD. M68000 8-/16-/32-Bit Microprocessor User's Manual. The MC68010 is a member of the M68000 Family of advanced microprocessors. Utilizing VLSI technology, the MC68010 is a fully implemented 16-bit microprocessor with 32-bit registers, a rich basic instruction set, and versatile addressing modes. The following resources are available to the MC68010 user: - 17 32-Bit Data and Address Registers - 16-Mbyte Direct Addressing Range - Virtual Memory/Machine Support - 57 Powerful Instruction Types - High-Performance Looping Instructions - Operations on Five Main Data Types - Memory-Mapped I/O - 14 Addressing Modes #### 3 ### INTRODUCTION The MC68010 is fully user object-code compatible with the earlier members of the M68000 Family and has added features of virtual memory support and enhanced instruction execution timing. The MC68010 is pin-for-pin compatible with the MC68000. The MC68010 possesses an asynchronous bus structure with a 24-bit address bus and a 16-bit data bus. As shown in the user and supervisor programming models (see Figures 1 and 2), the MC68010 offers 17, 32-bit, general-purpose registers, a 32-bit program counter, a 16-bit status register, a 32-bit vector base register, and two 3-bit alternate function code registers. The first eight registers (D0–D7) are used as data registers for byte (8-bit), word (16-bit), and long-word (32-bit) operations. The second set of seven registers (A0–A6) and the stack pointers (SSP and USP) may be used as software stack pointers and base address registers. In addition, the address registers may be used for word and long-word operations. All 17 registers may be used as index registers. Figure 1. User Programming Model Figure 2. Supervisor Programming Model Supplement The status register (SR) (see Figure 3) contains the interrupt mask (eight levels available) as well as the condition codes: extend (X), negative (N), zero (Z), overflow (V), and carry (C). Additional status bits indicate that the processor is in a trace (T) mode and in a supervisor (S) or user state. Figure 3. Status Register The vector base register (VBR) is used to determine the location of the exception vector table in memory to support multiple vector tables. The alternate function code registers allow the supervisor to access user data space or emulate CPU space cycles. ## DATA TYPES AND ADDRESSING MODES Five basic data types are supported: - 1. Bits - 2. BCD Digits (4 Bits) - 3. Bytes (8 Bits) - 4. Words (16 Bits) - 5. Long Words (32 Bits) In addition, operations on other data types, such as memory addresses, status word data, etc., are provided in the instruction set. Most instructions can use any of the 14 addressing modes listed in Table 1. These addressing modes consist of six basic types: - 1. Register Direct - 2. Register Indirect - 3. Absolute - 4. Program Counter Relative - 5. Immediate - 6. Implied Included in the register indirect addressing modes is the capability to perform postincrementing, predecrementing, offsetting, and indexing. The program counter relative mode can also be modified via indexing and offsetting. Table 1. Addressing Modes | Addressing Modes | Syntax | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------| | Register Direct Addressing<br>Data Register Direct<br>Address Register Direct | Dn<br>An | | Absolute Data Addressing<br>Absolute Short<br>Absolute Long | xxx.W<br>xxx.L | | Program Counter Relative Addressing<br>Relative with Offset<br>Relative with Index Offset | d <sub>16</sub> (PC)<br>d <sub>8</sub> (PC,Xn) | | Register Indirect Addressing Register Indirect Postincrement Register Indirect Predecrement Register Indirect Register Indirect with Offset Indexed Register Indirect with Offset | (An)<br>(An) +<br>– (An)<br>d <sub>16</sub> (An)<br>d <sub>8</sub> (An,Xn) | | Immediate Data Addressing<br>Immediate<br>Quick Immediate | #xxx<br>#1r#8 | | Implied Addressing Implied Register | SR/USP/SP/PC | #### NOTES: Dn = Data Register An = Address Register Xn = Address of Data Register Used as Index Register SR = Status Register PC = Program Counter SP = Stack Pointer $\mathsf{USP} \ = \ \mathsf{User} \ \mathsf{Stack} \ \mathsf{Pointer}$ () = Effective Address d<sub>8</sub> = 8-Bit Offset (Displacement) d<sub>16</sub> = 16-Bit Offset (Displacement) #xxx = Immediate Data ## **INSTRUCTION SET OVERVIEW** The MC68010 instruction set is listed in Table 2. Some additional instructions that are variations or subsets of these instructions are listed in Table 3. Special emphasis is given to the instruction set's support of structured high-level languages to facilitate ease of programming. Each instruction, with few exceptions, operates on bytes, words, and long words, and most instructions can use any of the 14 addressing modes. By combining instruction types, data types, and addressing modes, over 1000 useful instructions are provided. These instructions include signed and unsigned multiply and divide, quick arithmetic operations, BCD arithmetic, and expanded operations (through traps). Also, 33 instructions may be used in the loop mode with certain addressing modes and the DBcc instruction to provide 230 high-performance string and block manipulations and extended arithmetic operations. **Table 2. Instruction Set Summary** | Mnemonic | Description | |---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------| | ABCD* | Add Decimal with Extend | | ADD* | Add | | AND* | Logical AND | | ASL* | Arithmetic Shift Left | | ASR* | Arithmetic Shift Right | | Bcc<br>BCHG<br>BCLR<br>BRA<br>BSET<br>BSR<br>BTST | Branch Conditionally Bit Test and Change Bit Test and Clear Branch Always Bit Test and Set Branch to Subroutine Bit Test | | CHK | Check Register against Bounds | | CLR* | Clear Operand | | CMP* | Compare | | DBcc<br>DIVS<br>DIVU | Test Condition, Decrement and<br>Branch<br>Signed Divide<br>Unsigned Divide | | EOR* | Exclusive OR | | EXG | Exchange Registers | | EXT | Sign Extend | | JMP | Jump | | JSR | Jump to Subroutine | | LEA | Load Effective Address | | LINK | Link Stack | | LSL* | Logical Shift Left | | LSR* | Logical Shift Right | | Mnemonic | Description | |----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MOVE*<br>MULS<br>MULU | Move<br>Signed Multiply<br>Unsigned Multiply | | NBCD*<br>NEG*<br>NOP<br>NOT* | Negate Decimal with Extend<br>Negate<br>No Operation<br>Ones Complement | | OR* | Logical OR | | PEA | Push Effective Address | | RESET ROL* ROCK* ROXL* ROXR* RTD RTE RTR RTS | Reset External Devices Rotate Left without Extend Rotate Right without Extend Rotate Left with Extend Rotate Right with Extend Return and Deallocate Return from Exception Return and Restore Return from Subroutine | | SBCD*<br>Scc<br>STOP<br>SUB*<br>SWAP | Subtract Decimal with Extend<br>Set Conditional<br>Stop<br>Subtract<br>Swap Data Register Halves | | TAS<br>TRAP<br>TRAPV<br>TST* | Test and Set Operand<br>Trap<br>Trap on Overflow<br>Test | | UNLK | Unlink | <sup>\*</sup>Loopable Instructions Table 3. Variations of Instruction Types | Instruction<br>Type | Variation | Description | |---------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADD | ADD*<br>ADDA*<br>ADDQ<br>ADDI<br>ADDX* | Add Address Add Quick Add Immediate Add with Extend | | AND | AND*<br>ANDI<br>ANDI to CCR<br>ANDI to SR | Logical AND AND Immediate AND Immediate to Condition Codes AND Immediate to Status Register | | СМР | CMP*<br>CMPA*<br>CMPM*<br>CMPI | Compare Compare Address Compare Memory Compare Immediate | | EOR | EOR*<br>EORI<br>EORI to CCR<br>EORI to SR | Exclusive OR Exclusive OR Immediate Exclusive OR Immediate to Condition Codes Exclusive OR Immediate to Status Register | | MOVE | MOVE* MOVEA* MOVEC MOVEM MOVEP MOVEQ MOVES MOVE from SR MOVE to SR MOVE from CCR MOVE to CCR MOVE USP | Move Source to Destination Move Address Move Control Register Move Multiple Registers Move Peripheral Data Move Quick Move Alternate Address Space Move from Status Register Move to Status Register Move from Condition Codes Move User Stack Pointer | | NEG | NEG*<br>NEGX* | Negate<br>Negate with Extend | | OR | OR* ORI ORI to CCR ORI to SR | Logical OR<br>OR Immediate<br>OR Immediate to Condition Codes<br>OR Immediate to Status Register | | SUB | SUB*<br>SUBA*<br>SUBI<br>SUBQ<br>SUBX* | Subtract Subtract Address Subtract Immediate Subtract Quick Subtract with Extend | <sup>\*</sup>Loopable Instructions ## VIRTUAL MEMORY/MACHINE CONCEPTS In most systems using the MC68010 as the central processor, only a fraction of the 16-Mbyte addressing space will actually contain physical memory. However, by using virtual memory techniques, the system can be made to appear to the user to have 16-Mbytes of physical memory available. These techniques have been used for several years in large mainframe computers and more recently in minicomputers and now, with the MC68010, can be fully supported in microprocessor-based systems. In a virtual memory system, a user program can be written as though it has a large amount of memory available to it when only a small amount of memory is physically present in the system. In a similar fashion, a system can be designed which allows user programs to access other types of devices that are not physically present in the system. With proper software emulation, a physical system can be made to appear to a user program as any other computer system, and the program may be given full access to all resources of that emulated system. Such an emulated system is called a virtual machine. The MC68010 supports these modes through its instruction continuation mechanism. When an address error or bus error is encountered, the MC68010 will place its internal state on the supervisor stack. The appropriate exception handler is erased and, upon completion, causes the MC68010 to reload its internal state and resume execution. Loop mode takes advantage of the fact that the MC68010 can contain three elements of the instruction stream internally. When these elements are 1) a loopable instruction, 2) the DBcc instruction, and 3) a branch displacement to the loopable instruction, the MC68010 will enter the loop mode in which no instruction accesses are made; only data accesses are performed. This allows extremely fast data transfers as well as providing the bus access made by the MC68010. ## SIGNAL DESCRIPTION The input and output signals are functionally grouped in Figure 4 and are described in the following paragraphs. Figure 4. Functional Signal Groups ## **ADDRESS BUS (A1-A23)** This 23-bit, unidirectional, three-state bus is capable of addressing 16 Mbytes of data. It provides the address for bus operation during all cycles except CPU space cycles. ## DATA BUS (D0-D15) This 16-bit, bidirectional, three-state bus is the general-purpose data path. It can transmit and accept data in either word or byte length. ## **ASYNCHRONOUS BUS CONTROL** Asynchronous data transfers are handled using the following control signals: address strobe, read/write, upper and lower data strobes, and data transfer acknowledge. ## Address Strobe (AS) This signal indicates a valid address on the address bus. ## Read/Write (R/W) This signal defines the data bus transfer as a read or write cycle. $R/\overline{W}$ also works in conjunction with the data strobe as explained in the following paragraph. ## Upper and Lower Data Strobe (UDS, LDS) These signals control the flow of data on the data bus, as listed in Table 4. When $R/\overline{W}$ is high, the processor will read from the data bus as indicated. When $R/\overline{W}$ is low, the processor will write to the data bus as shown in Table 4. **Table 4. Data Strobe Control of Data Bus** | UDS | LDS | R/W | D8-D15 | D0D7 | |-----|-----|-----|-------------------------|--------------------------| | 1 | 1 | | No Valid Data | No Valid Data | | 0 | 0 | 1 | Valid Data Bits<br>8–15 | Valid Data Bits<br>0-7 | | 1 | 0 | 1 | No Valid Data | Valid Data Bits<br>0-7 | | 0 | 1 | 1 | Valid Data Bits<br>8–15 | No Valid Data | | 0 | 0 | 0 | Valid Data Bits<br>8-15 | Valid Data Bits<br>0-7 | | 1 | 0 | 0 | Valid Data Bits<br>0-7 | Valid Data Bits<br>0-7 | | 0 | 1 | 0 | Valid Data Bits<br>8-15 | Valid Data Bits<br>8-15* | <sup>\*</sup>These conditions are a result of current implementation and may not appear on future devices. ## Data Transfer Acknowledge (DTACK) This input indicates that the data transfer is complete. When the processor recognizes $\overline{\text{DTACK}}$ during a read cycle, data is latched and the bus cycle is terminated. When $\overline{\text{DTACK}}$ is recognized during a write cycle, the bus cycle is terminated. #### **BUS ARBITRATION CONTROL** Bus request, bus grant, and bus grant acknowledge form a bus arbitration circuit to determine which device will be the bus master. ## Bus Request (BR) This input is wire-ORed with all other devices that could be bus masters. This input indicates to the processor that some other device desires to become the bus master. ## **Bus Grant (BG)** This output indicates to all other potential bus master devices that the processor will release bus control at the end of the current bus cycle. ## Bus Grant Acknowledge (BGACK) This input indicates that some other device has become the bus master. This signal should not be asserted until the following four conditions are met: - 1. A bus grant has been received. - 2. Address strobe is inactive, which indicates that the microprocessor is not using the bus. - 3. Data transfer acknowledge is inactive, which indicates that neither memory nor peripherals are using the bus. - 4. Bus grant acknowledge is inactive, which indicates that no other device is still claiming bus mastership. ## INTERRUPT CONTROL (IPLO, IPL1, IPL2) These pins indicate the encoded priority level of the device requesting an interrupt. Level 7 is the highest priority; level 0 indicates that no interrupts are requested. Level 7 cannot be masked. The least significant bit is IPL0 and the most significant bit is IPL2. These lines must remain stable until the processor signals interrupt acknowledge (FC0–FC2 are all high, A16–A19 are all high) to ensure that the interrupt is recognized. #### SYSTEM CONTROL The three system control inputs are used to reset or halt the processor and to indicate to the processor that bus errors have occurred. ## **Bus Error (BERR)** This input informs the processor that there is a problem with the cycle currently being executed. Problems may be a result of: - 1. Nonresponding devices - 2. Interrupt vector number acquisition failure - 3. Illegal access request as determined by a memory management unit - 4. Other application-dependent errors The bus error signal interacts with the halt signal to determine if the current bus cycle should be re-executed or if exception processing should be performed. ## Reset (RESET) This bidirectional signal resets (starts a system initialization sequence) the processor in response to an external reset signal. An internally generated reset (result of a RESET instruction) causes all external devices to be reset, and the internal state of the processor is not affected. A total system reset (processor and external devices) is the result of external HALT and RESET signals applied simultaneously. ## Halt (HALT) When this bidirectional signal is driven by an external device, it causes the processor to stop at the completion of the current bus cycle. When the processor is halted using this input, all control signals are inactive, and all three-state lines are put in their high-impedance state. When the processor stops executing instructions, such as in a double bus fault condition, the HALT line is driven by the processor to indicate to external devices that the processor has stopped. ### M6800 PERIPHERAL CONTROL These control signals are used to interface synchronous M6800 peripheral devices with the asynchronous MC68010. ### Enable (E) This signal is the standard enable signal common to all M6800-type peripheral devices. The period for this output is 10 MC68010 clock periods (six clocks low, four clocks high). Enable is generated by an internal ring counter which may come up in any state (i.e., at power-on, it is impossible to guarantee phase relationship of E to CLK). E is a free-running clock and runs regardless of the state of the bus on the MPU. ## Valid Peripheral Address (VPA) This input indicates that the device addressed is an M68000 Family device and that data transfer should be synchronized with E. This input also indicates that the processor should use automatic vectoring for an interrupt. ## Valid Memory Address (VMA) This output is used to indicate to M6800 peripheral devices that a valid address exists on the address bus and the processor is synchronized to E. This signal only responds to a VPA input, which indicates that the peripheral is an M68000 Family device. ## PROCESSOR STATUS (FC0, FC1, FC2) These function code outputs indicate the state (user or supervisor) and the address space of the bus cycle currently being executed (see Table 5). The information indicated by the function code outputs is valid whenever $\overline{AS}$ is active. | Function | on Code | Output | Address Space | | | |----------|---------|--------|----------------------|--|--| | FC2 | FC1 | FC0 | Address Space | | | | 0 | 0 | 0 | Undefined, Reserved* | | | | 0 | 0 | 1 | User Data | | | | 0 | 1 | 0 | User Program | | | | 0 | 1 | 1 | Undefined, Reserved* | | | | 1 | 0 | 0 | Undefined, Reserved* | | | | 1 | 0 | 1 | Supervisor Data | | | | 1 | 1 | 0 | Supervisor Program | | | | 1 | 1 | 1 | CPU | | | **Table 5. Function Code Outputs** <sup>\*</sup>Address space 3 is reserved for user definition; 0 and 4 are reserved for future use by Motorola. ## **CLOCK (CLK)** The clock input is a TTL-compatible signal that is internally buffered for development of the internal clocks needed by the processor. The clock input should not be gated off at any time, and the clock signal must conform to minimum and maximum pulse-width times. ## **VCC and GND** Power is supplied to the processor using these two signals. #### SIGNAL SUMMARY Table 6 is a summary of all the signals discussed in the previous paragraphs. Table 6. Signal Summary | 0: 11 | | | | Hi-Z | | | |-----------------------------|------------------|--------------|------------------------|----------|------------|--| | Signal Name | Mnemonic | Input/Output | Active State | On HALT | On BGACK | | | Address Bus | A1-A23 | Output | High | Yes | Yes | | | Data Bus | D0-D15 | Input/Output | High | Yes | Yes | | | Address Strobe | ĀS | Output | Low | No | Yes | | | Read/Write | R/W | Output | Read—High<br>Write—Low | No<br>No | Yes<br>Yes | | | Upper and Lower Data Strobe | UDS, LDS | Output | Low | No | Yes | | | Data Transfer Acknowledge | DTACK | Input | Low | _ | | | | Bus Request | BR | Input | Low | _ | _ | | | Bus Grant | BG | Output | Low | No | No | | | Bus Grant Acknowledge | BGACK | Input | Low | _ | _ | | | Interrupt Priority Level | ĪPL0, ĪPL1, ĪPL2 | Input | Low | _ | _ | | | Bus Error | BERR | Input | Low | | _ | | | Reset | RESET | Input/Output | Low | No* | No* | | | Halt | HALT | Input/Output | Low | No* | No* | | | Enable | E | Output | High | No | No | | | Valid Memory Address | VMA | Output | Low | No | Yes | | | Valid Peripheral Address | VPA | Input | Low | _ | _ | | | Function Code Output | FC0, FC1, FC2 | Output | High | No | Yes | | | Clock | CLK | Input | High | _ | _ | | | Power Input | v <sub>cc</sub> | Input | | _ | _ | | | Ground | GND | Input | | _ | _ | | <sup>\*</sup>Open Drain #### DATA TRANSFER OPERATIONS Transfer of data between devices involves the following leads: - 1. Address bus A1-A23 - 2. Data bus D0-D15 - 3. Control signals The address and data buses are separate parallel buses used to transfer data using an asynchronous bus structure. In all cycles, the bus master assumes responsibility for deskewing all signals it issues at both the start and end of a cycle. In addition, the bus master is responsible for deskewing the acknowledge and data signals from the slave device. The following paragraphs explain the read, write, and read-modify-write cycles. The indivisible read-modify-write cycle is the method used by the MC68010 for interlocked multiprocessor communications. ### **READ CYCLE** During a read cycle, the processor receives data from the memory or a peripheral device. The processor reads bytes of data in all cases. If the instruction specifies a word (or double word) operation, the processor reads both upper and lower bytes simultaneously by asserting both upper and lower data strobes. When the instruction specifies byte operation, the processor uses an internal A0 bit to determine which byte to read and then issues the data strobe required for that byte. For byte operations, when A0 equals zero, the upper data strobe is issued. When A0 equals one, the lower data strobe is issued. When the data is received, the processor correctly positions it internally. If DTACK, BERR, or VPA is not asserted for the required setup time before the falling edge of state 4, a wait cycle will be inserted in the bus cycle, and DTACK will be sampled again on the falling edge of each wait cycle. The MC68010 will continue to insert wait cycles until DTACK, BERR, or VPA is recognized. #### WRITE CYCLE During a write cycle, the processor sends data to either the memory or a peripheral device. The processor writes bytes of data in all cases. If the instruction specifies a word operation, the processor writes both bytes. When the instruction specifies a byte operation, the processor uses an internal A0 bit to determine which byte to write and then issues the data strobe required for that byte. For byte operations, when A0 equals zero, the upper data strobe is issued. When A0 equals one, the lower data strobe is issued. If DTACK, BERR, or VPA is not asserted for the required setup time before the falling edge of state 4, a wait cycle will be inserted in the bus cycle, and DTACK will be sampled again on the falling edge of each wait cycle. The MC68010 will continue to insert wait cycles until DTACK, BERR, or VPA is recognized. ## **READ-MODIFY-WRITE CYCLE** The read-modify-write cycle performs a read, modifies the data in the arithmetic logic unit, and writes the data back to the same address. In the MC68010, this cycle is indivisible in that the address strobe is asserted throughout the entire cycle. The test and set (TAS) instruction uses this cycle to provide meaningful communication between processors in a multiple processor environment. TAS is the only instruction that uses the read-modify-write cycles; since TAS only operates on bytes, all read-modify-write cycles are byte operations. #### **CPU SPACE CYCLE** During a CPU space cycle, the MC68010 reads a peripheral-device vector number or indicates a breakpoint instruction. If the cycle is to read a vector number, it is referred to as an interrupt acknowledge cycle. A CPU space cycle is indicated when the function codes are all high. The address bus then defines what type of CPU space cycle is being executed. The MC68010 defines two types of CPU space cycles, the interrupt acknowledge cycle and the breakpoint cycle. The interrupt acknowledge cycle on an M68000 Family compatible processor is defined as a CPU space cycle with the most significant address lines high; on the MC68010, this cycle means that A4–A23 will be high. The level of the interrupt being acknowledged is encoded on address lines A1–A3. An interrupt acknowledge cycle is terminated in the same manner as a normal read cycle. The processor expects a peripheral device to respond to an interrupt acknowledge cycle with a vector number that will be used to transfer control to an interrupt handler routine. The breakpoint read cycle is executed by the MC68010 in response to a breakpoint illegal instruction. A breakpoint cycle on the MC68010 is defined as a CPU space cycle with all of the address lines low. The processor does not accept or send any data during this cycle. The breakpoint cycle may be terminated by DTACK, BERR, or VPA. ## **PROCESSING STATES** The MC68010 is always in one of three processing states: normal, exception, or halted. #### NORMAL PROCESSING The normal processing state is that associated with instruction execution; the memory references are to fetch instructions and operands and to store results. A special case of the normal state is the stopped state which the processor enters when a stop instruction is executed. In this state, no further references are made. #### **EXCEPTION PROCESSING** The exception processing state is associated with interrupts, trap instructions, tracing, and other exception conditions. The exception may be internally generated by an instruction or by an unusual condition arising during the execution of an instruction. Externally, exception processing can be forced by an interrupt, a bus error, or a reset. Exception processing is designed to provide an efficient context switch so that the processor may handle unusual conditions. #### HALTED PROCESSING The halted processing state is an indication of catastrophic hardware failure. For example, if, during the exception processing of a bus error, another bus error occurs, the processor assumes that the system is unusable and halts. Only an external reset can restart a halted processor. Note that a processor in the stopped state is not in the halted state, nor vice versa. #### **INTERFACE WITH M6800 PERIPHERALS** Motorola's extensive line of M6800 peripherals are directly compatible with the MC68010. Some devices that are particularly useful are as follows: MC6821 Peripheral Interface Adapter MC6840 Programmable Timer Module MC6843 Floppy Disk Controller MC6845 CRT Controller MC6850 Asynchronous Communications Interface Adapter MC6854 Advanced Data Link Controller To interface the synchronous M6800 peripherals with the asynchronous MC68010, the processor modifies its bus cycle to meet the M6800 cycle requirements whenever an M6800 device address is detected. This modification is possible since both processors use memory-mapped I/O. ## **ELECTRICAL SPECIFICATIONS** #### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | | |----------------------------------------------------|------------------|-----------------------------------------------------------|------|--| | Supply Voltage | Vcc | -0.3 to +7.0 | V | | | Input Voltage | Vin | -0.3 to +7.0 | V | | | Operating Temperature Range<br>MC68010<br>MC68010C | ТА | T <sub>L</sub> to T <sub>H</sub><br>0 to 70<br>– 40 to 85 | °C | | | Storage Temperature | T <sub>stg</sub> | -55 to 150 | °C | | The device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, normal precautions should be taken to avoid application of voltages higher than maximum-rated voltages to these high-impedance circuits. Tying unused inputs to the appropriate logic voltage level (e.g., either GND or VCC) enhances reliability of operation. #### THERMAL CHARACTERISTICS | Characteristic | Symbol | Value | Symbol | Value | Rating | |----------------------------------------------------------------------------|--------------|----------|--------|------------|--------| | Thermal Resistance (Still Air)<br>Ceramic, Type L/LC<br>Ceramic, Type R/RC | $AL^{ heta}$ | 30<br>33 | θJC | 15*<br>15 | °C/W | | Plastic, Type P<br>Plastic, Type FN | | 30<br>45 | | 15*<br>25* | | <sup>\*</sup>Estimated ### **POWER CONSIDERATIONS** The average die-junction temperature T<sub>J</sub> in °C can be obtained from: $$T_{J} = T_{A} + (P_{D} \cdot \theta_{JA}) \tag{1}$$ where: T<sub>A</sub> = Ambient Temperature, °C $\theta$ JA = Package Thermal Resistance, Junction-to-Ambient, °C/W $P_D = P_{INT} + P_{I/O}$ $P_{INT} = I_{CC} \times V_{CC}$ , Watts — Chip Internal Power $P_{I/O}$ = Power Dissipation on Input and Output Pins — User Determined For most applications $P_{I/O} < P_{INT}$ and can be neglected. An appropriate relationship between PD and TJ (if PI/O is neglected) is: $$P_D = K/(T_J + 273 \, ^{\circ}C)$$ (2) Solving equations (1) and (2) for K gives: $$K = P_D \cdot (T_A + 273^{\circ}C) + \theta_{JA} \cdot P_D^2$$ (3) where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring $P_D$ (at thermal equilibrium) for a known $T_A$ . Using this value of K, the values of $P_D$ and $T_J$ can be obtained by solving equations (1) and (2) iteratively for any value of $T_A$ . The curve shown in Figure 5 provides the graphic solution to these equations for the specified power dissipation of 1.5 watts over the ambient temperature range of -55 °C to +125 °C using a maximum $\theta$ JA of 45 °C/W. Ambient temperature is that of the still air surrounding the device. Lower values of $\theta$ JA cause the curve to shift downward slightly; for instance, for $\theta$ JA of 40 °/W, the curve is just below 1.4 watts at 25 °C. The total thermal resistance of a package $(\theta JA)$ can be separated into two components, $\theta JC$ and $\theta CA$ , representing the barrier to heat flow from the semi-conductor junction to the package (case) surface $(\theta JC)$ and from the case to the outside ambient air $\theta CA$ ). These terms are related by the equation: $$\theta J \Delta = \theta J C + \theta C \Delta \tag{4}$$ $\theta$ JC is device related and cannot be influenced by the user. However, $\theta$ CA is user dependent and can be minimized by heat sinks, ambient air cooling, thermal convection, and other thermal management techniques. Thus, good thermal management on the part of the user can significantly reduce $\theta$ CA so that $\theta$ JA approximately equals $\theta$ JC. Substitution of $\theta$ JC for $\theta$ JA in equation 1 results in a lower semiconductor junction temperature. Table 7 summarizes maximum power dissipation and average junction temperature for the curve drawn in Figure 5, using the minimum and maximum values of ambient temperature for different packages and substituting $\theta$ JC for $\theta$ JA (assuming good thermal management). Table 8 provides the maximum power dissipation and average junction temperature for the MC68010 assuming that no thermal management is applied (i.e., still air). #### NOTE Since the power dissipation curve shown in Figure 5 is negatively sloped, power dissipation declines as ambient temperature increases. Therefore, maximum power dissipation occurs at the lowest rated ambient temperature where *power dissipation is lowest*. Values for thermal resistance presented in this manual, unless estimated, were derived using the procedure described in Motorola Reliability Report 7843, *Thermal Resistance Measurement Method for MC68XXX Microcomponent Devices*, and are provided for design purposes only. Thermal measurements are complex and dependent on procedure and setup. User-derived values for thermal resistance may differ. Figure 5. Power Dissipation (PD vs Ambient Temperature (TA) Table 7. Power Dissipation and Junction Temperature vs Temperature ( $\theta$ JC = $\theta$ JA) | Package | T <sub>A</sub> Range | θ <b>JC ( C/W)</b> | P <sub>D</sub> (W)<br>(// T <sub>A</sub> Min | T」(°C)<br>(a T <sub>A</sub> Min | PD (W) (# TA Max | Т」(°C)<br>(a Тд Мах | |---------|-------------------------------|--------------------|----------------------------------------------|---------------------------------|-------------------|---------------------| | L/LC | 0°C to 70°C<br>40°C to + 85°C | 15<br>15 | 1.5<br>1.7 | 22.5<br>14.5 | 1.2<br>1.2 | 88<br>103 | | Р | 0°C to 70°C | 15 | 1.5 | 22.5 | 1.2 | 88 | | R/RC | 0°C to 70°C<br>-40°C to +85°C | 15<br>15 | 1.5<br>1.7 | 22.5<br>- 14.5 | 1.2<br>1.2 | 88<br>103 | | FN | 0°C to 70°C | 25 | 1.5 | 37.5 | 1.2 | 100 | Table 8. Power Dissipation and Junction Temperature vs Temperature ( $\theta JA \neq \theta JC$ ) | Package | Т <sub>Д</sub> Range | θ <b>JA ( 'C/W)</b> | P <sub>D</sub> (W)<br>(a T <sub>A</sub> Min | Тј (°C)<br>(а Тд Min | P <sub>D</sub> (W)<br>« Тд Мах | Tj(°C)<br>@ T <sub>A</sub> Max | |---------|-------------------------------|---------------------|---------------------------------------------|----------------------|--------------------------------|--------------------------------| | L/LC | 0°C to 70°C<br>40°C to + 85°C | 30<br>30 | 1.5<br>1.7 | 45<br>11 | 1.2<br>1.2 | 106<br>121 | | Р | 0°C to 70°C | 30 | 1.5 | 45 | 1.2 | 106 | | R/RC | 0°C to 70°C<br>40°C to +85°C | 33<br>33 | 1.5<br>1.7 | 49.5<br>16.1 | 1.2<br>1.2 | 109.6<br>124.6 | | FN | 0°C to 70°C | 40 | 1.5 | 60 | 1.2 | 118 | #### AC ELECTRICAL SPECIFICATIONS DEFINITIONS The AC specifications presented consist of output delays, input setup and hold times, and signal skew times. All signals are specified relative to an appropriate edge of the clock and possibly to one or more other signals. The measurement of the AC specifications is defined by the waveforms shown in Figure 6. To test the parameters guaranteed by Motorola, inputs must be driven to the voltage levels specified in this figure. Outputs are specified with minimum and/or maximum limits, as appropriate, and are measured as shown in Figure 6. Inputs are specified with minimum setup and hold times, and are measured as shown. Finally, the measurement for signal-to-signal specifications is also shown. Note that the testing levels used to verify conformance to the AC specifications does not affect the guaranteed DC operation of the device as specified in the DC electrical characteristics. #### NOTES: - 1. This output timing is applicable to all parameters specified relative to the rising edge of the clock. 2. This output timing is applicable to all parameters specified relative to the falling edge of the clock. - 3. This input timing is applicable to all parameters specified relative to the rising edge of the clock. - 4. This input timing is applicable to all parameters specified relative to the falling edge of the clock. 5. This timing is applicable to all parameters specified relative to the assertion/negation of another signal. #### LEGEND: - A. Maximum output delay specification. - B. Minimum output hold time. - C. Minimum input setup time specification. - D. Minimum input hold time specification. - E. Signal valid to signal valid specification (maximum or minimum). - F. Signal valid to signal invalid specification (maximum or minimum). Figure 6. Drive Levels and Test Points for AC Specifications ## DC ELECTRICAL SPECIFICATIONS (V<sub>CC</sub> = 5.0 Vdc ± 5%; GND = 0 Vdc; T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>) | Characteristic | Symbol | Min | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------|--------------------------|------| | Input High Voltage | V <sub>IH</sub> | 2.0 | VCC | ٧ | | Input Low Voltage | V <sub>IL</sub> | GND - 0.3 | 0.8 | V | | Input Leakage Current BERR, BGACK, BR, DTACK, CLK, IPL0-IPL2, VI | | | 2.5<br>20 | μА | | Three-State (Off State) Input Current (a 2.4V/0.4 V | | | 20 | μА | | Output High Voltage ( $I_{OH}=-400~\mu A$ ) ( $I_{OH}=-400~\mu A$ ) E, $\overline{AS}$ , $A1-A23$ , $\overline{BG}$ , $D0-D$ 0 FC0-FC2, $\overline{LDS}$ , RW, $\overline{UDS}$ , VN | | V <sub>CC</sub> - 0.75 | _<br>2.4 | V | | Output Low Voltage | C2<br>ET | _<br>_<br>_<br>_ | 0.5<br>0.5<br>0.5<br>0.5 | ٧ | | Power Dissipation (see POWER CONSIDERATIONS) | PD*** | _ | | w | | Capacitance (V <sub>in</sub> = 0 V, T <sub>A</sub> = 25°C, Frequency = 1 MHz)** | Cin | _ | 20.0 | рF | | Load Capacitance HA All Other | - · - L | _ | 70<br>130 | pF | <sup>\*</sup>With external pullup resistor of 1.1 $\Omega$ . ## AC ELECTRICAL SPECIFICATIONS — CLOCK TIMING (see Figure 7) | Num. | Characteristic | Cumbal | 8 MHz* | | 10 MHz* | | 12.5 MHz* | | T., ., | |------|------------------------------------------|------------------|--------|-----|---------|-----|-----------|------|--------| | | | Symbol | Min | Max | Min | Mat | Min | Max | Unit | | | Frequency of Operation | f | 4 | 8 | 4 | 10 | 4 | 12.5 | MHz | | 1 | Clock Period | t <sub>cyc</sub> | 125 | 250 | 100 | 250 | 80 | 250 | ns | | 2,3 | Clock Pulse Measured from 1.5 V to 1.5 V | tCL, tCH | 55 | 125 | 45 | 125 | 35 | 125 | ns | | 4,5 | Clock Rise and Fall Times | tCr, tCf | _ | 10 | _ | 10 | | 5 | ns | <sup>\*</sup>These specifications represent an improvement over previously published specifications for the 8-, 10-, and 12.5-MHz MC68010 and are valid only for product bearing date codes of 8827 and later. NOTE: Timing measurements are referenced to and from a low voltage of 0.8 V and a high voltage of 2.0 V, unless otherwise noted. The voltage swing through this range should start outside and pass through the range such that the rise or fall will be linear between 0.8 V and 2.0 V. Figure 7. Clock Input Timing Diagram <sup>\*\*</sup>Capacitance is periodically sampled rather than 100% tested. <sup>\*\*\*</sup>During normal operation, instantaneous VCC current requirements may be as high as 1.5 A. # AC ELECTRICAL SPECIFICATIONS — READ AND WRITE CYCLES $(V_{CC} = 5.0 \text{ Vdc} \pm 5\%; \text{ GND} = 0 \text{ Vdc}; \text{ T}_A = \text{T}_L \text{ to T}_H; \text{ see Figures 8 and 9})$ | Num. | | | | 8 MHz* | | 10 MHz* | | 12.5 MHz* | | |---------------------|-------------------------------------------------------------|--------------------|-----|--------|-----|---------|-----|-----------|------| | | Characteristic | Symbol | Min | Max | Min | Mat | Min | Max | Unit | | 6 | Clock Low to Address Valid | tCLAV | _ | 62 | | 50 | _ | 50 | ns | | 6A | Clock High to FC Valid | tCHFCV | _ | 62 | | 50 | | 45 | ns | | 7 | Clock High to Address, Data Bus High Impedance<br>(Maximum) | tCHADZ | _ | 80 | _ | 70 | _ | 60 | ns | | 8 | Clock High to Address, FC Invalid (Minimum) | tCHAFI | 0 | _ | 0 | | 0 | | ns | | 91 | Clock High to AS, DS Asserted | tCHSL | 3 | 60 | 3 | 50 | 3 | 40 | ns | | 11 <sup>2</sup> | Address Valid to AS, DS Asserted (Read) AS Asserted (Write) | <sup>t</sup> AVSL | 30 | | 20 | _ | 15 | _ | ns | | 11A <sup>2</sup> | FC Valid to AS, DS Asserted (Read) AS Asserted (Write) | tFCVSL | 90 | | 70 | | 60 | | ns | | 121 | Clock Low to AS, DS Negated | tCLSH | _ | 62 | _ | 50 | | 40 | ns | | 13 <sup>2</sup> | AS, DS Negated to Address, FC Invalid | <sup>t</sup> SHAFI | 40 | _ | 30 | _ | 20 | | ns | | 14 <sup>2</sup> | AS (and DS Read) Width Asserted | tSL | 270 | | 195 | _ " | 160 | _ | ns | | 14A <sup>2</sup> | DS Width Asserted (Write) | †DSL | 140 | _ | 95 | _ | 80 | | ns | | 15 <sup>2</sup> | AS, DS Width Negated | <sup>t</sup> SH | 150 | _ | 105 | | 65 | | ns | | 16 | Clock High to Control Bus High Impedance | <sup>†</sup> CHCZ | _ | 80 | _ | 70 | _ | 60 | ns | | 17 <sup>2</sup> | AS, DS Negated to R/W Invalid | t <sub>SHRH</sub> | 40 | _ | 30 | _ | 20 | _ | ns | | 18 <sup>1</sup> | Clock High to R/W High (Read) | tCHRH | 0 | 55 | 0 | 45 | 0 | 40 | ns | | 20 <sup>1</sup> | Clock High to R/₩ Low (Write) | tCHRL | 0 | 55 | 0 | 45 | 0 | 40 | ns | | 20A <sup>2, 6</sup> | AS Asserted to R/W Valid (Write) | †ASRV | _ | 10 | _ | 10 | _ | 10 | ns | | 21 <sup>2</sup> | Address Valid to R/W Low (Write) | †AVRL | 20 | | 0 | _ | 0 | | ns | | 21A <sup>2</sup> | FC Valid to R/W Low (Write) | tFCVRL | 60 | _ | 50 | _ | 30 | | ns | | 22 <sup>2</sup> | R/W Low to DS Asserted (Write) | tRLSL | 80 | _ | 50 | _ | 30 | _ | ns | | 23 | Clock Low to Data-Out Valid (Write) | tCLDO | _ | 62 | _ | 50 | _ | 50 | ns | | 25 <sup>2</sup> | AS, DS Negated to Data-Out Invalid (Write) | tSHDO | 40 | _ | 30 | _ | 20 | | ns | | 26 <sup>2</sup> | Data-Out Valid to DS Asserted (Write) | tDOSL | 40 | | 30 | _ | 20 | _ | ns | | 27 <sup>5</sup> | Data-In Valid to Clock Low (Setup Time of Read) | †DICL | 10 | _ | 10 | _ | 10 | | ns | | 27A <sup>5</sup> | Late BERR Asserted to Clock Low (Setup Time) | †BELCL | 45 | | 45 | _ | 45 | _ | ns | | 28 <sup>2</sup> | AS, DS Negated to DTACK Negated<br>(Asynchronous Hold) | <sup>t</sup> SHDAH | 0 | 240 | 0 | 190 | 0 | 150 | ns | | 29 | AS, DS Negated to Data-In Invalid<br>(Hold Time on Read) | tSHDII | 0 | _ | . 0 | _ | 0 | _ | ns | | 29A | AS, DS Negated to Data In High Impedance | tSHDZ | | 187 | _ | 150 | _ | 120 | ns | | 30 | AS, DS Negated to BERR Negated | <sup>t</sup> SHBEH | 0 | | 0 | _ | 0 | | ns | | 31 <sup>2, 5</sup> | DTACK Asserted to Data-In Valid (Setup Time) | <sup>t</sup> DALDI | _ | 90 | _ | 65 | _ | 50 | ns | | 32 | HALT and RESET Input Transition Time | <sup>t</sup> RHr,f | 0 | 200 | 0 | 200 | 0 | 200 | ns | | 33 | Clock High to BG Asserted | <sup>†</sup> CHGL | | 62 | _ | 50 | _ | 40 | ns | | 34 | Clock High to BG Negated | tCHGH | _ | 62 | _ | 50 | _ | 40 | ns | | 35 | BR Asserted to BG Asserted | †BRLGL | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | Clks | | 36 <sup>7</sup> | BR Negated to BG Negated | <sup>t</sup> BRHGH | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | Cłks | | 37 | BGACK Asserted to BG Negated | <sup>†</sup> GALGH | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | Clks | #### AC ELECTRICAL SPECIFICATIONS — READ AND WRITE CYCLES (Continued) | | | | 8 M | Hz* | 10 N | 1Hz* | 12.5 MHz* | | 11 | |------------------|-----------------------------------------------------------------------|---------------------|------|-------------|------|-------------|-----------|-------------|------| | Num. | Characteristic | Symbol | Min | Max | Min | Mat | Min | Max | Unit | | 37A <sup>8</sup> | BGACK Asserted to BR Negated | <sup>t</sup> GALBRH | 20 | 1.5<br>Clks | 20 | 1.5<br>Clks | 20 | 1.5<br>Clks | ns | | 38 | BG Asserted to Control, Address, Data Bus High Impedance (AS Negated) | tGLZ | _ | 80 | _ | 70 | _ | 60 | ns | | 39 | BG Width Negated | <sup>t</sup> GH | 1.5 | | 1.5 | _ | 1.5 | | Clks | | 40 | Clock Low to VMA Asserted | <sup>†</sup> CLVML | _ | 70 | | 70 | _ | 70 | ns | | 41 | Clock Low to E Transition | tCLET | | 55 | | 45 | | 35 | ns | | 42 | E Output Rise and Fall Time | t <sub>Er,f</sub> | _ | 15 | | 15 | _ | <b>1</b> 5 | ns | | 43 | VMA Asserted to E High | tVMLEH | 200 | | 150 | | 90 | | ns | | 44 | AS, DS Negated to VPA Negated | <sup>t</sup> SHVPH | 0 | 120 | 0 | 90 | 0 | 70 | ns | | 45 | E Low to Control, Address Bus Invalid<br>(Address Hold Time) | <sup>t</sup> ELCAI | 30 | _ | 10 | | 10 | | ns | | 46 | BGACK Width Low | tGAL | 1.5 | | 1.5 | _ | 1.5 | _ | Clks | | 47 <sup>5</sup> | Asynchronous Input Setup Time | t <sub>ASI</sub> | 10 | | 10 | - | 10 | - | ns | | 482,3,5 | DTACK Asserted to BERR Asserted | †DALBEL | _ | 80 | | 55 | _ | 35 | ns | | 49 <sup>9</sup> | AS, DS, Negated to E Low | <sup>t</sup> SHEL | - 70 | 70 | - 55 | 55 | - 45 | 45 | ns | | 50 | E Width High | t <sub>E</sub> H | 450 | _ | 350 | _ | 280 | _ | ns | | 51 | E Width Low | tEL | 700 | _ | 550 | _ | 440 | | ns | | 53 | Data-Out Hold from Clock High | tCHDOI | 0 | | 0 | _ | 0 | | ns | | 54 | E Low to Data-Out Invalid | <sup>†</sup> ELDOI | 30 | | 20 | _ | 15 | | ns | | 55 | R-W Asserted to Data Bus Impedance Change | tRLDBD | 30 | | 20 | | 10 | | ns | | 56 <sup>4</sup> | HALT RESET Pulse Width | tHRPW | 10 | | 10 | _ | 10 | _ | Clks | | 57 | BGACK Negated to AS, DS, R/W Driven | tGASD | 1.5 | _ | 1.5 | _ | 1.5 | | Clks | | 57A | BGACK Negated to FC, VMA Driven | tGAFD | 1 | <u> </u> | 1 | | 1 | | Clks | | 58 <sup>7</sup> | BR Negated to AS, DS, R W Driven | tRHSD | 1.5 | _ | 1.5 | _ | 1.5 | | Clks | | 58A <sup>7</sup> | BR Negated to FC, VMA Driven | tRHFD | 1 | | 1 | | 1 | _ | Clks | <sup>\*</sup>These specifications represent an improvement over previously published specifications for the 8-, 10-, and 12.5-MHz MC68010 and are valid only for product bearing date codes of 8827 and later. NOTES: - 1. For a loading capacitance of less than or equal to 50 pF, subtract 5 ns from the value given in the maximum columns. - 2. Actual value depends on clock period. - 3. In the absence of DTACK, BERR is an asynchronous input using the asynchronous input setup time (#47). - 4. For power-up, the MC68010 must be held in the RESET state for 100 ms to allow stabilization of on-chip circuitry. After the system is powered up, #56 refers to the minimum pulse width required to reset the processor. - 5. If the asynchronous input setup time (#47) requirement is satisfied for DTACK, the DTACK asserted to data setup time (#31) and DTACK asserted to BERR asserted setup time (#48) requirements can be ignored. The data must only satisfy the data-in to clock low setup time (#27) for the following clock cycle, and BERR must only satisfy the late BERR asserted to clock-low setup time (#27A) for the following clock cycle. - 6. When AS and R W are equally loaded (±20%), subtract 5 ns from the values given in these columns. - 7. The processor will negate $\overline{BG}$ and begin driving the bus again if external arbitration logic negates $\overline{BR}$ before asserting $\overline{BGACK}$ . - 8. The minimum value must be met to guarantee proper operation. If the maximum value is exceeded, BG may be reasserted. - 9. The falling edge of S6 triggers both the negation of the strobes (\$\overline{AS}\$ and \$\overline{xDS}\$) and the falling edge of E. Either of these events can occur first, depending upon the loading on each signal. Specification #49 indicates the absolute maximum skew that will occur between the rising edge of the strobes and the falling edge of E. #### NOTES: - Setup time for the asynchronous inputs IPL2-IPL0 and VPA (#47) guarantees their recognition at the next falling edge of the clock. - 2. BR need fall at this time only to ensure being recognized at the end of the bus cycle. - 3. Timing measurements are referenced to and from a low voltage of 0.8 V and a high voltage of 2.0 V, unless otherwise noted. The voltage swing through this range should start outside and pass through the range such that the rise or fall is linear between 0.8 V and 2.0 V. Figure 8. Read Cycle Timing Diagram #### NOTES: - Timing measurements are referenced to and from a low voltage of 0.8 V and a high voltage of 2.0 V, unless otherwise noted. The voltage swing through this range should start outside and pass through the range such that the rise or fall is linear between 0.8 V and 2.0 V. - Because of loading variations, R/W may be valid after AS even though both are initiated by the rising edge of S2 (specification #20A). Figure 9. Write Cycle Timing Diagram #### 3 ## AC ELECTRICAL SPECIFICATIONS — PERIPHERAL CYCLES TO M6800 $(V_{CC} = 5.0 \text{ Vdc} \pm 5\%; \text{ GND} = 0 \text{ Vdc}; T_A = T_L \text{ to } T_H, \text{ see Figures 10 and 11)}$ | Num. | Characteristic | Symbol | 8 N | 8 MHz* | 10 MHz* | | 12.5 MHz* | | l | |-----------------|--------------------------------------------------------------|--------------------|------|--------|---------|-----|-------------|-----|------| | | Cital acteristic | Symbol | Min | Max | Min | Max | Min | Max | Unit | | 12 <sup>1</sup> | Clock Low to AS, DS Negated | tCLSH | | 62 | - | 50 | _ | 40 | ns | | 18 <sup>1</sup> | Clock High to R/W High (Read) | tCHRH | 0 | 55 | 0 | 45 | 0 | 40 | ns | | 20 <sup>1</sup> | Clock High to R/W Low (Write) | <sup>†</sup> CHRL | 0 | 55 | 0 | 45 | 0 | 40 | ns | | 23 | Clock Low to Data-Out Valid (Write) | †CLDO | _ | 62 | _ | 50 | _ | 50 | ns | | 27 | Data-In Valid to Clock Low (Setup Time of Read) | tDICL | 10 | | 10 | | 10 | | ns | | 29 | AS, DS Negated to Data-In Invalid (Hold Time on Read) | <sup>t</sup> SHDII | 0 | _ | 0 | _ | 0 | _ | ns | | 40 | Clock Low to VMA Asserted | tCLVML | _ | 70 | _ | 70 | _ | 70 | ns | | 41 | Clock Low to E Transition | tCLET | _ | 55 | _ | 45 | _ | 35 | ns | | 42 | E Output Rise and Fall Time | t <sub>Er,f</sub> | _ | 15 | | 15 | _ | 15 | ns | | 43 | VMA Asserted to E High | tVMLEH | 200 | _ | 150 | _ | 90 | _ | ns | | 44 | AS, DS Negated to VPA Negated | tSHVPH | 0 | 120 | 0 | 90 | 0 | 70 | ns | | 45 | E Low to Control, Address Bus Invalid<br>(Address Hold Time) | tELCAI | 30 | | 10 | - | 10 | _ | ns | | 47 | Asynchronous Input Setup Time | <sup>t</sup> ASI | 10 | | 10 | _ | 10 | - | ns | | 49 <sup>2</sup> | AS, DS, Negated to E Low | tSHEL | - 70 | 70 | - 55 | 55 | <b>- 45</b> | 45 | ns | | 50 | E Width High | tEH | 450 | | 350 | _ | 280 | — | ns | | 51 | E Width Low | tEL | 700 | _ | 550 | _ | 440 | _ | ns | | 54 | E Low to Data-Out Invalid | tELDOI | 30 | _ | 20 | _ | 15 | - | ns | <sup>\*</sup>These specifications represent an improvement over previously published specifications for the 8-, 10-, and 12.5-MHz MC68010 and are valid only for product bearing date codes of 8827 and later. NOTES: <sup>1.</sup> For a loading capacitance of less than or equal to 50 pF, subtract 5 ns from the value given in the maximum columns. <sup>2.</sup> The falling edge of S6 triggers both the negation of the strobes (AS and xDS) and the falling edge of E. Either of these events can occur first, depending upon the loading on each signal. Specification #49 indicates the absolute maximum skew that will occur between the rising edge of the strobes and the falling edge of E. NOTE: This timing diagram is included for those who wish to design their own circuit to generate $\overline{\text{VMA}}$ . It shows the best case possibly attainable. Figure 10. MC68010 to M6800 Peripheral Timing Diagram (Best Case) NOTE: This timing diagram is included for those who wish to design their own circuit to generate $\overline{VMA}$ . It shows the worst case possibly attainable. Figure 11. MC68010 to M6800 Peripheral Timing Diagram (Worst Case) ## AC ELECTRICAL SPECIFICATIONS — BUS ARBITRATION ( $V_{CC}=5.0~Vdc\pm5\%;~GND=0~Vdc;~T_A=T_L~to~T_H;~see~Figures~12-15)$ | Num. | Ch | | 8 MHz* | | 10 MHz* | | 12.5 MHz* | | | |------------------|--------------------------------------------------------------------------|--------------------|--------|-------------|---------|-------------|-----------|-------------|------| | Num. | Characteristic | Symbol | Min | Max | Min | Max | Min | Max | Unit | | 7 | Clock High to Address, Data Bus High<br>Impedance (Maximum) | <sup>t</sup> CHADZ | _ | 80 | | 70 | - | 60 | ns | | 16 | Clock High to Control Bus High Impedance | tCHCZ | _ | 80 | | 70 | - | 60 | ns | | 33 | Clock High to BG Asserted | tCHGL | | 62 | | 50 | _ | 40 | ns | | 34 | Clock High to BG Negated | tCHGH | _ | 62 | | 50 | | 40 | ns | | 35 | BR Asserted to BG Asserted | †BRLGL | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | Clks | | 36 <sup>1</sup> | BR Negated to BG Negated | tBRHGH | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | Clks | | 37 | BGACK Asserted to BG Negated | tGALGH | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | Clks | | 37A <sup>2</sup> | BGACK Asserted to BR Negated | tGALBRH | 20 | 1.5<br>Clks | 20 | 1.5<br>Clks | 20 | 1.5<br>Clks | ns | | 38 | BG Asserted to Control, Address, Data Bus<br>High Impedance (AS Negated) | tGLZ | _ | 80 | - | 70 | | 60 | ns | | 39 | BG Width Negated | tGH | 1.5 | _ | 1.5 | | 1.5 | | Clks | | 46 | BGACK Width Low | tGAL | 1.5 | | 1.5 | - | 1.5 | _ | Clks | | 47 | Asynchronous Input Setup Time | tASI | 10 | _ | 10 | _ | 10 | _ | ns | | 57 | BGACK Negated to AS, DS, R'W Driven | tGASD | 1.5 | _ | 1.5 | _ | 1.5 | _ | Clks | | 57A | BGACK Negated to FC, VMA Driven | tGAFD | 1 | _ | 1 | _ | 1 | - | Clks | | 58 <sup>1</sup> | BR Negated to AS, DS, R W Driven | tRHSD. | 1.5 | | 1.5 | _ | 1.5 | _ | Clks | | 58A <sup>1</sup> | BR Negated to FC, VMA Driven | †RHFD | 1 | _ | 1 | _ | 1 | | Clks | <sup>\*</sup>These specifications represent an improvement over previously published specifications for the 8-, 10-, and 12.5-MHz MC68010 and are valid only for product bearing date codes of 8827 and later. #### NOTES: - 1. The processor will negate $\overline{BG}$ and begin driving the bus again if external arbitration logic negates $\overline{BR}$ before asserting - 2. The minimum value must be met to guarantee proper operation. If the maximum value is exceeded, $\overline{BG}$ may be reasserted. NOTE: Setup time to the clock (#47) for the asynchronous inputs BERR, BGACK, BR, DTACK, IPL2-IPL0, and VPA guarantees their recognition at the next falling edge of the clock. Figure 12. Bus Arbitration Timing NOTE: Waveform measurements for all inputs and outputs are specified at: logic high = 2.0 V, logic low = 0.8 V. Figure 13. Bus Arbitration Timing — Idle Bus Case NOTE: Waveform measurements for all inputs and outputs are specified at: logic high = 2.0 V, logic low = 0.8 V. Figure 14. Bus Arbitration Timing — Active Bus Case NOTE: Waveform measurements for all inputs and outputs are specified at: logic high = 2.0 V, logic low = 0.8 V. Figure 15. Bus Arbitration Timing — Multiple Bus Requests ## **PIN ASSIGNMENTS** ## **64-LEAD DUAL-IN-LINE PACKAGE** 3 #### **68-LEAD PIN GRID ARRAY** This datasheet has been download from: www.datasheetcatalog.com Datasheets for electronics components.