MC68008 # Technical Summary # 16-Bit Microprocessor With 8-Bit Data Bus This document contains both a summary of the MC68008 as well as a detailed set of parametrics. For detailed information on the MC68008 refer to M68000 UM/AD, *M68000 8-/16-/32-Bit Microprocessor User's Manual*. The MC68008 is a member of the M68000 Family of advanced microprocessors. This device allows the design of cost-effective systems using 8-bit data buses while providing the benefits of a 32-bit microprocessor architecture. The performance of the MC68008 is greater than any 8-bit microprocessor and superior to several 16-bit microprocessors. The following resources are available to the MC68008 user: - 17 32-Bit Data and Address Registers - 56 Basic Instruction Types - Extensive Exception Processing - Memory-Mapped I/O - 14 Addressing Modes - Complete Code Compatibility with the MC68000 This document contains information on a new product. Specifications and information herein are subject to change without notice #### INTRODUCTION A system implementation based on an 8-bit data bus reduces system cost in comparison to 16-bit systems due to a more effective use of components and byte-wide memories and peripherals. In addition, the nonmultiplexed address and data buses eliminate the need for external demultiplexers, further simplifying the system. The MC68008 has full code compatibility (source and object) with the MC68000, which allows programs to be run on either MPU, depending on performance requirements and cost objectives. The MC68000 is available as a 48-pin dual-in-line package (in plastic or ceramic) and 52-pin quad plastic package. Among the four additional pins of the 52-pin package, two additional address lines are included beyond the 20 address lines of the 48-pin package. The address lines reach of the MC68008 is 1 of 4 Mbytes with the 48- or 52-pin package, respectively. The large nonsegmented linear address space of the MC68008 allows large modular programs to be developed and executed efficiently. A large linear address space allows program segment sizes to be determined by the application rather than forcing the designer to adopt an arbitrary segment size without regard to the application's individual requirements. The programmer's model is identical to that of the MC68000 (see Figure 1), with 17 32-bit registers, a 32-bit program counter (PC), and a 16-bit status register (SR). The first eight registers (D0–D7) are used as data registers for byte (8-bit), word (16-bit), and long word (32-bit) operations. The second set of seven registers (A0–A6), the user stack pointer (A7), and the system stack pointer (A7') can be used as software stack pointers and base address registers. In addition, the registers can be used for some simple word and long-word data operations. All 17 registers can be used as index registers. Figure 1. Programming Model The system stack is used by many instructions. The 14 addressing modes allow the creation of user stacks and queues. Although all address registers can be used to create stacks and queues, the A7 register, by convention, is used as the system stack pointer. Supplementing this convention is another address register, A7', also referred to as the system stack pointer. This powerful concept allows the supervisor mode and user mode of the MC68008 to have their own system stack pointer (SP) without needing to move pointers for each context of use when the mode is switched. The SP is either the supervisor stack pointer (A7'—SSP) or the user stack pointer (A7—USP), depending on the state of the S bit in the SR. If the S bit is set, indicating that the processor is in the supervisor state, then the SSP is the active system stack pointer and the USP is not used. If the S bit is clear, indicating that the processor is in the user state, then the USP is the active system stack pointer and the SSP is protected from user modification. The SR (see Figure 2) can be considered as two bytes, the user byte and the system byte. The user byte contains five bits defining the overflow (V), zero (Z), negative (N), carry (C), and extended (X) condition codes. The system byte contains five defined bits. Three bits are used to define the current interrupt priority; and any interrupt level higher than the current mask level will be recognized. (Note that level 7 interrupts are nonmaskable — that is, level 7 interrupts are always processed.) Two additional bits indicate whether the processor is in the trace (T) mode and/or in the supevisor (S) state. Figure 2. Status Register # **DATA TYPES AND ADDRESSING MODES** Five basic data types are supported: - 1. Bits - 2. BCD Digits (4 bits) - 3. Bytes (8 bits) - 4. Words (16 bits) - 5. Long Words (32 bits) In addition, operations on other data types, such as memory addresses, status word data, etc., are provided in the instruction set. Most instructions can use any of the 14 addressing modes listed in Table 1. These addressing modes consist of six basic types: - 1. Register Direct - 2. Register Indirect - 3. Absolute - 4. Program Counter Relative - 5. Immediate - 6. Implied The register indirect addressing modes also have the capability to perform postincrementing, predecrementing, offsetting, and indexing. The program counter relative mode can be used in combination with indexing and offsetting for writing relocatable programs. **Table 1. Addressing Modes** | Addressing Modes | Syntax | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------| | Register Direct Addressing<br>Data Register Direct<br>Address Register Direct | Dn<br>An | | Absolute Data Addressing<br>Absolute Short<br>Absolute Long | xxx.W<br>xxx.L | | Program Counter Relative Addressing<br>Relative with Offset<br>Relative with Index Offset | d <sub>16</sub> (PC)<br>d <sub>8</sub> (PC,Xn) | | Register Indirect Addressing Register Indirect Postincrement Register Indirect Predecrement Register Indirect Register Indirect with Offset Indexed Register Indirect with Offset | (An)<br>(An) +<br>- (An)<br>d <sub>16</sub> (An)<br>d <sub>8</sub> (An,Xn) | | Immediate Data Addressing<br>Immediate<br>Quick Immediate | #xxx<br>#1r#8 | | Implied Addressing<br>Implied Register | SR/USP/SP/PC | #### NOTES: Dn = Data Register An = Address Register Xn = Address of Data Register Used as Index Register SR = Status Register PC = Program Counter SP = Stack Pointer USP = User Stack Pointer () = Contents of dg = 8-Bit Offset (Displacement) d<sub>16</sub> = 16-Bit Offset (Displacement) #xxx = Immediate Data # **INSTRUCTION SET OVERVIEW** The MC68008 is completely code compatible with the MC68000. This applies equally to either source code or object code. For detailed information on the MC68008 instruction set, refer to M68000 PM/AD, *M68000 Programmer's Reference Manual*. The instruction set was designed to minimize the number of mnemonics remembered by the programmer. To further reduce the programmer's burden, the addressing modes are orthogonal. The instruction set, shown in Table 2, forms a set of programming tools that include all processor functions to perform data movement, integer arithmetic, logical operations, shift and rotate operations, bit manipulation, BCD operations, and both program and system control. Some additional instructions, which are variations or subsets of these instructions, are listed in Table 3. **Table 2. Instruction Set Summary** | Mnemonic | Description | |---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------| | ABCD | Add Decimal with Extend | | ADD | Add | | AND | Logical AND | | ASL | Arithmetic Shift Left | | ASR | Arithmetic Shift Right | | Bcc<br>BCHG<br>BCLR<br>BRA<br>BSET<br>BSR<br>BTST | Branch Conditionally Bit Test and Change Bit Test and Clear Branch Always Bit Test and Set Branch to Subroutine Bit Test | | CHK | Check Register against Bounds | | CLR | Clear Operand | | CMP | Compare | | DBcc<br>DIVS<br>DIVU | Test Condition, Decrement and<br>Branch<br>Signed Divide<br>Unsigned Divide | | EOR | Exclusive OR | | EXG | Exchange Registers | | EXT | Sign Extend | | JMP | Jump | | JSR | Jump to Subroutine | | LEA | Load Effective Address | | LINK | Link Stack | | LSL | Logical Shift Left | | LSR | Logical Shift Right | | Mnemonic | Description | |------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MOVE<br>MULS<br>MULU | Move<br>Signed Multiply<br>Unsigned Multiply | | NBCD<br>NEG<br>NOP<br>NOT | Negate Decimal with Extend<br>Negate<br>No Operation<br>Ones Complement | | OR | Logical OR | | PEA | Push Effective Address | | RESET ROL ROR ROXL ROXR RTE RTR | Reset External Devices Rotate Left without Extend Rotate Right without Extend Rotate Left with Extend Rotate Right with Extend Return from Exception Return and Restore Return from Subroutine | | SBCD<br>Scc<br>STOP<br>SUB<br>SWAP | Subtract Decimal with Extend<br>Set Conditional<br>Stop<br>Subtract<br>Swap Data Register Halves | | TAS<br>TRAP<br>TRAPV<br>TST | Test and Set Operand<br>Trap<br>Trap on Overflow<br>Test | | UNLK | Unlink | **Table 3. Variations of Instruction Types** | Instruction<br>Type | Variation | Description | |---------------------|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADD | ADD<br>ADDA<br>ADDQ<br>ADDI<br>ADDX | Add Address Add Quick Add Immediate Add with Extend | | AND | AND*<br>ANDI<br>ANDI to CCR<br>ANDI to SR | Logical AND<br>AND Immediate<br>AND Immediate to Condition Codes<br>AND Immediate to Status Register | | СМР | CMP<br>CMPA<br>CMPM<br>CMPI | Compare<br>Compare Address<br>Compare Memory<br>Compare Immediate | | EOR | EOR<br>EORI<br>EORI to CCR<br>EORI to SR | Exclusive OR Exclusive OR Immediate Exclusive OR Immediate to Condition Codes Exclusive OR Immediate to Status Register | | MOVE | MOVE MOVEA MOVEC MOVEM MOVEP MOVEQ MOVES MOVE from SR MOVE to SR MOVE from CCR MOVE to CCR MOVE USP | Move Source to Destination Move Address Move Control Register Move Multiple Registers Move Peripheral Data Move Quick Move Alternate Address Space Move from Status Register Move to Status Register Move to Condition Codes Move User Stack Pointer | | NEG | NEG<br>NEGX | Negate<br>Negate with Extend | | OR | OR<br>ORI<br>ORI to CCR<br>ORI to SR | Logical OR<br>OR Immediate<br>OR Immediate to Condition Codes<br>OR Immediate to Status Register | | SUB | SUB<br>SUBA<br>SUBI<br>SUBQ<br>SUBX | Subtract Subtract Address Subtract Immediate Subtract Quick Subtract with Extend | #### SIGNAL DESCRIPTION The MC68008 is available in two package sizes (48-pin and 52-pin). The additional four pins of the 52-pin quad package allow for additional signals: A20, A21, BGACK, and IPL2. The input and output signals can be functionally organized into the groups shown in Figure 3(a) for the 48-pin version and in Figure 3(b) for the 52-pin version. The following paragraphs provide a brief description of the signals and a reference (if applicable) to other paragraphs that contain more information about the function being performed. (a) 48-Pin Version Figure 3. Functional Signal Groups #### ADDRESS BUS (48-Pin: A0-A19; 52-Pin: A0-A21) This unidirectional three-state bus provides the address for bus operation during all cycles except interrupt acknowledge cycles. During interrupt acknowledge cycles, address lines A1, A2, and A3 provide information about what level interrupt is being serviced while address lines A0 and A4–A19 (A21) are all driven high. # DATA BUS (D0-D7) This 8-bit, bidirectional, three-state bus is the general-purpose data path. During an interrupt acknowledge cycle, the external device supplies the vector number on data lines D0–D7. #### **ASYNCHRONOUS BUS CONTROL** Asynchronous data transfers are handled using the following control signals: address strobe, read/write, data strobe, and data transfer acknowledge. #### Address Strobe (AS) This three-state signal indicates a valid address on the address bus. It is also used to "lock" the bus during the read-modify-write cycle used by the test and set (TAS) instruction. # Read/Write (R/W) This three-state signal defines the data bus transfer as a read or write cycle. $R/\overline{W}$ also works in conjunction with the data strobe as explained in the following paragraph. # Data Strobe (DS) This three-state signal controls the flow of data on the data bus as listed in Table 4. When $R/\overline{W}$ is high, the processor will read from the data bus as indicated. When $R/\overline{W}$ is low, the processor will write to the data bus as shown. Table 4. Data Strobe Control of Data Bus | DS | R/W | D0-D7 | | | | |----|-----|-----------------------------------|--|--|--| | 1 | | No Valid Data | | | | | 0 | 1 | Valid Data Bits 0-7 (Read Cycle) | | | | | 0 | 0 | Valid Data Bits 0-7 (Write Cycle) | | | | # Data Transfer Acknowledge (DTACK) This input indicates that the data transfer is complete. When the processor recognizes $\overline{\text{DTACK}}$ during a read cycle, data is latched and the bus cycle is terminated. When $\overline{\text{DTACK}}$ is recognized during a write cycle, the bus cycle is terminated. #### **BUS ARBITRATION CONTROL** The 48-pin MC68008 contains a simple two-wire arbitration circuit; the 52-pin MC68008 contains a full three-wire MC68000 bus arbitration control. Both versions are designed to work with daisy-chained networks, priority encoded networks, or a combination of these techniques. This circuit is used in determining which device will be the bus master. This input is wire-ORed with all other devices that could be bus masters. This input indicates to the processor that some other device desires to become the bus master. Bus requests may be issued at any time in the cycle or even if no cycle is being performed. # **Bus Grant (BG)** This output indicates to all other potential bus master devices that the processor will release bus control at the end of the current bus cycle. # **Bus Grant Acknowledge (BGACK)** This input, available on the 52-pin version only, indicates that some other device has become the bus master. This signal should not be asserted until the following four conditions are met: - 1. A bus grant has been received. - 2. Address strobe is inactive, which indicates that the microprocessor is not using the bus. - 3. Data transfer acknowledge is inactive, which indicates that neither memory nor peripherals are using the bus. - 4. Bus grant acknowledge is inactive, which indicates that no other device is claiming bus mastership. #### NOTES - 1. There is a two-clock interval straddling the transition of $\overline{AS}$ from the inactive state to the active state during which $\overline{BG}$ can not be issued. - 2. If an existing MC68000 system is retrofitted to use the MC68008 48-pin version (using BR and BG only), the existing BR and BGACK signals should be ANDed and the resultant signal connected to the MC68008 BR. # INTERRUPT CONTROL (48-Pin: IPL0/IPL2, IPL1; 52-Pin: IPL0, IPL1, IPL2) These input pins indicate the encoded priority level of the device requesting an interrupt. The MC68000 and the 52-pin MC68008 MPUs use three pins to encode a range of 0–7 but, for the 48-pin MC68008, only two pins are available. By connecting the IPL0/IPL2 pin to both the IPL0 and IPL2 inputs internally, the 48-pin version encodes values of 0, 2, 5, and 7. Level 0 is used to indicate that there are no interrupts pending and level 7 is a nonmaskable edge-triggered interrupt. Except for level 7, the requesting level must be greater than the interrupt mask level contained in the processor status register before the processor will acknowledge the request. The level presented to these inputs is continually monitored to allow for the case of a requesting level that is less than or equal to the processor status register level to be followed by a request that is greater than the processor status register level. A satisfactory interrupt condition must exist for two successive clocks before triggering an internal interrupt request. An interrupt acknowledge sequence is indicated by the function codes. #### SYSTEM CONTROL The three system control inputs are used to either reset or halt the processor and to indicate to the processor that bus errors have occurred. # Bus Error (BERR) This input informs the processor that there is a problem with the cycle currently being executed. Problems may be a result of: - 1. Nonresponding devices - 2. Interrupt vector number acquisition failure - 3. Illegal access request as determined by a memory management unit - 4. Various other application-dependent errors The bus error signal interacts with the halt signal to determine if the current bus cycles should be re-executed or if exception processing should be performed. A summarization of the interaction is shown in Table 5: Table 5. Interaction of BERR and HALT | BERR | HALT | Resulting Operation | |------|------|----------------------------------| | 1 | 1 | Normal Operation | | 1 | 0 | Single Bus Cycle Operation | | 0 | 1 | Bus Error — Exception Processing | | 0 | 0 | Bus Error — Rerun Current Cycle | This bidirectional signal resets (starts a system initialization sequence) the processor in response to an external RESET signal. An internally generated reset (result of a RESET instruction) causes all external devices to be reset, but the internal state of the processor is not affected. A total system reset (processor and external devices) is the result of external HALT and RESET signals applied simultaneously. # Halt (HALT) When this bidirectional signal is driven by an external device, it causes the processor to stop at the completion of the current bus cycle. When the processor is halted using this input, all control signals are inactive, and all three-state lines are put in their high-impedance state. When the processor stops executing instructions, such as in a double bus fault condition, the halt line is driven by the processor to indicate to external devices that the processor has stopped. #### M6800 PERIPHERAL CONTROL These control signals are used to interface synchronous M6800 peripheral devices with the asynchronous MC68008. The MC68008 does not supply a valid memory address (VMA) signal like that of the MC68000. VMA indicates to the M6800 peripheral devices that there is a valid address on the address bus and that the processor is synchronized to the enable clock. This signal can be produced by a TTL circuit (see a sample circuit in Figure 4). VMA only responds to a valid peripheral address (VPA) input, which indicates that the peripheral is an M68000 Family device. Figure 4. External VMA Generation The VPA decode shown in Figure 4 is an active-high decode, indicating that AS has been asserted and the address bus is addressing an M6800 peripheral. The VPA output is used to indicate to the MC68008 that the data transfer should be synchronized with the enable (E) signal. #### Enable (E) This signal is the standard enable signal common to all M6800-type peripheral devices. The period for this output is 10 MC68008 clock periods (six clocks low, four clocks high). # Valid Peripheral Address (VPA) This input indicates that the device or region addressed is an M6800 Family device and that data transfer should be synchronized with E. This input also indicates that the processor should use automatic vectoring for an interrupt. ## PROCESSOR STATUS (FC0, FC1, FC2) These function code outputs indicate the state (user or supervisor) and the cycle type currently being executed (see Table 6). The information indicated by the function code output is valid whenever $\overline{AS}$ is active. **Table 6. Function Code Outputs** | Function Code Output | | | Address Corre | |----------------------|-----|-----|-----------------------| | FC2 | FC1 | FC0 | Address Space | | 0 | 0 | 0 | (Undefined, Reserved) | | 0 | 0 | 1 | User Data | | 0 | 1 | 0 | User Program | | 0 | 1 | 1 | (Undefined, Reserved) | | 1 | 0 | 0 | (Undefined, Reserved) | | 11 | 0 | 1 | Supervisor Data | | 1 | 1 | 0 | Supervisor Program | | 1 | 1 | 1 | Interrupt Acknowledge | ## **CLOCK (CLK)** The clock input is a TTL-compatible signal that is internally buffered for development of the internal clocks needed by the processor. The clock input should be a constant frequency. ## **VCC AND GND** Power is supplied to the processor using these two signals. # SIGNAL SUMMARY Table 7 summarizes the signals discussed in the previous paragraphs. Table 7. Signal Summary | | | | | Hi-Z | | |---------------------------|-----------------|--------------|------------------------|----------|------------| | Signal Name | Mnemonic | Input/Output | Active State | On HALT | On BGACK | | Address Bus | A0-A19 (A21) | Output | High | Yes | Yes | | Data Bus | D0-D7 | Input/Output | High | Yes | Yes | | Address Strobe | ĀS | Output | Low | No | Yes | | Read/Write | R/W | Output | Read—High<br>Write—Low | No<br>No | Yes<br>Yes | | Data Strobe | DS | Output | Low | No | Yes | | Data Transfer Acknowledge | DTACK | Input | Low | No | No | | Bus Request | BR | Input | Low | No | No | | Bus Grant | BG | Output | Low | No | No | | Bus Grant Acknowledge** | BGACK | Input | Low | No | No | | Interrupt Priority Level | IPLx | Input | Low | No | No | | Bus Error | BERR | Input | Low | No | No | | Reset | RESET | Input/Output | Low | No* | No* | | Halt | HALT | Input/Output | Low | No* | No* | | Enable | E | Output | High | No | No | | Valid Peripheral Address | VPA | Input | Low | No | No | | Function Code Output | FC0, FC1, FC2 | Output | High | No | Yes | | Clock | CLK | Input | High | No | No | | Power Input | V <sub>CC</sub> | Input | _ | _ | | | Ground | GND | Input | | _ | | <sup>\*</sup>Open Drain <sup>\*\*52-</sup>Pin Version Only #### **DATA TRANSFER OPERATIONS** Transfer of data between devices involves the following signals: - 1. Address bus A0-A21 - 2. Data bus D0-D7 - 3. Control signals The address and data buses are separated nonmultiplexed parallel buses. Data transfer is accomplished with an asynchronous bus structure that uses handshakes to ensure the correct movement of data. In all cycles, the bus master assumes responsibility for deskewing all signals it issues at both the start and end of a cycle. In addition, the bus master is responsible for deskewing the acknowledge and data signals from the slave device. The following paragraphs explain the read, write, and read-modify-write cycles. The indivisible read-modify-write cycle is the method used by the MC68008 for interlocked multiprocessor communications. #### READ CYCLE During a read cycle, the processor receives data from the memory or a peripheral device. The processor reads bytes of data in all cases. If the instruction specifies a word (or double word) operation, the processor reads both bytes in a two-cycle read operation. When the instruction specifies byte operation, the processor uses A0 to determine which byte to read and then issues data strobe. #### WRITE CYCLE During a write cycle, the processor sends data to either the memory or a peripheral device. The processor writes bytes of data in all cases. If the instruction specifies a word operation, the processor writes both bytes in a two-cycle write operation. When the instruction specifies a byte operation, the processor uses A0 to determine which byte to write and then activates $\overline{DS}$ . #### **READ-MODIFY-WRITE CYCLE** The read-modify-write cycle performs a byte read, modifies the data in the arithmetic logic unit, and writes the data back to the same address. In the MC68008, this cycle is indivisible in that the address strobe is asserted throughout the entire cycle. The TAS instruction uses the cycle to provide meaningful communication between processors in a multiple processor environment. TAS is the only instruction that uses the read-modify-write cycle; since TAS only operates on bytes, all read-modify-write cycles are byte operations. #### PROCESSING STATES The MC68008 is always in one of three processing states: normal, exception, or halted. #### NORMAL PROCESSING The normal processing state is that associated with instruction execution; the memory references are to fetch instructions and operands and to store results. A special case of the normal state is the stopped state which the processor enters when a STOP instruction is executed. In this state, no further memory references are made. #### **EXCEPTION PROCESSING** The exception processing state is associated with interrupts, trap instructions, tracing, and other exceptional conditions. The exception may be internally generated by an instruction or by an unusual condition arising during the execution of an instruction. Externally, exception processing can be forced by an interrupt, a bus error, or a reset. Exception processing is designed to provide an efficient context switch so that the processor may handle unusual conditions. #### HALTED PROCESSING The halted processing state is an indication of catastrophic hardware failure. For example, if, during the exception processing of a bus error, another bus error occurs, the processor assumes that the system is unusable and halts. Only an external reset can restart a halted processor. Note that a processor in the stopped state is not in the halted state, nor vice versa. # **INTERFACE WITH M6800 PERIPHERALS** Motorola's extensive line of M6800 peripherals are compatible with the MC68008. Some devices that are particularly useful are as follows: MC6821 Peripheral Interface Adapter MC6840 Programmable Timer Module MC6845 CRT Controller MC6850 Asynchronous Communications Interface Adapter MC6852 Synchronous Serial Data Adapter MC6854 Advanced Data Link Controller To interface the synchronous M6800 peripherals with the asynchronous MC68008, the processor modifies its bus cycle to meet the M6800 cycle requirements whenever an M6800 device address is detected. This modification is possible since both processors use memory-mapped I/O. 3 #### **ELECTRICAL SPECIFICATIONS** #### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |----------------------------------------------------|------------------|-----------------------------------------------------------|------| | Supply Voltage | V <sub>CC</sub> | 0.3 to +7.0 | V | | Input Voltage | V <sub>in</sub> | -0.3 to +7.0 | V | | Operating Temperature Range<br>MC68008<br>MC68008C | Тд | T <sub>L</sub> to T <sub>H</sub><br>0 to 70<br>- 40 to 85 | ;C | | Storage Temperature | T <sub>sta</sub> | - 55 to 150 | °C | The device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, normal precautions should be taken to avoid application of voltages higher than maximum-rated voltages to these high-impedance circuits. Tying unused inputs to the appropriate logic voltage level (e.g., either GND or VCC) enhances reliability of operation. #### THERMAL CHARACTERISTICS | Characteristic | Symbol | Value | Symbol | Value | Rating | |-------------------------------------------------------------------------------------------|------------------|----------------|--------|-------------------|--------| | Thermal Resistance (Still Air)<br>Ceramic, Type LC<br>Plastic, Type P<br>Plastic, Type FN | <sup>()</sup> JA | 40<br>40<br>50 | #JC | 15*<br>20*<br>30* | °C/W | <sup>\*</sup>Estimated #### **POWER CONSIDERATIONS** The average die-junction temperature, T<sub>J</sub>, in °C can be obtained from: $$T_{.J} = T_{\Delta} + (P_{D} \cdot \theta_{.J\Delta}) \tag{1}$$ where: $T_A$ = Ambient Temperature, °C θ<sub>JA</sub> = Package Thermal Resistance, Junction-to-Ambient, °C/W $P_D = P_{INT} + P_{I/O}$ $P_{INT} = I_{CC} \times V_{CC}$ , Watts — Chip Internal Power P<sub>I/O</sub> = Power Dissipation on Input and Output Pins — User Determined For most applications, $P_{I/O} < P_{INT}$ and can be neglected. An appropriate relationship between PD and TJ (if PI/O is neglected) is: $$P_D = K \div (T_J + 273 \, ^{\circ}C) \tag{2}$$ Solving equations (1) and (2) for K gives: $$K = P_D \cdot (T_A + 273^{\circ}C) + \theta_{JA} \cdot P_D^2$$ (3) where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring $P_D$ (at thermal equilibrium) for a known $T_A$ . Using this value of K, the values of $P_D$ and $T_J$ can be obtained by solving equations (1) and (2) iteratively for any value of $T_A$ . The curve shown in Figure 5 gives the graphic solution to the above equations for the specified power dissipation of 1.5 watts over the ambient temperature range of $-55^{\circ}\text{C}$ to 125°C using a maximum $\theta$ JA of 45°C/W. Ambient temperature is that of the still air surrounding the device. Lower values of $\theta$ JA cause the curve to shift downward slightly; for instance, for $\theta$ JA of 40°/W, the curve is just below 1.4 watts at 25°C. Figure 5. Power Dissipation (PD) vs Ambient Temperature(TA) The total thermal resistance of a package ( $\theta$ JA) can be separated into two components, $\theta$ JC and $\theta$ CA, representing the barrier to heat flow from the semiconductor junction to the package (case) surface ( $\theta$ JC) and from the case to the outside ambient air ( $\theta$ CA). These terms are related by the equation: $$\theta JA = \theta JC + \theta CA \tag{4}$$ $\theta$ JC is device related and cannot be influenced by the user. However, $\theta$ CA is user dependent and can be minimized by such thermal management techniques as heat sinks, ambient air cooling, and thermal convection. Thus, good thermal management on the part of the user can significantly reduce $\theta$ CA so that $\theta$ JA approximately equals $\theta$ JC. Substitution of $\theta$ JC for $\theta$ JA in equation (1) results in a lower semiconductor junction temperature. Table 8 summarizes maximum power dissipation and average junction temperature for the curve drawn in Figure 5, using the minimum and maximum values of ambient temperature for different packages and substituting $\theta$ JC for $\theta$ JA (assuming good thermal management). Table 9 provides the maximum power dissipation and average junction temperature for the MC68000 assuming that no thermal management is applied (i.e., still air). #### NOTE Since the power dissipation curve shown in Figure 5 is negatively sloped, power dissipation declines as ambient temperature increases. Therefore, maximum power dissipation occurs at the lowest rated ambient temperature where *power dissipation is lowest*. Values for thermal resistance presented in this manual, unless estimated, were derived using the procedure described in Motorola Reliability Report 7843, *Thermal Resistance Measurement Method for MC68XXX Microcomponent Devices*, and are provided for design purposes only. Thermal measurements are complex and dependent on procedure and setup. User-derived values for thermal resistance may differ. Table 8. Power Dissipation and Junction Temperature vs Temperature ( $\theta$ JC= $\theta$ JA) | Package | T <sub>A</sub> Range | θJC (°C/W) | P <sub>D</sub> (W)<br>@ T <sub>A</sub> Min. | Tj (°C)<br>@ T <sub>A</sub> Min. | PD (W)<br>@ TA Max. | Тј (°С)<br>(и Тд Мах. | |---------|----------------------------------------------|----------------|---------------------------------------------|----------------------------------|---------------------|-----------------------| | LC | 0°C to 70°C<br>- 40°C to 85°C<br>0°C to 85°C | 15<br>15<br>15 | 1.5<br>1.7<br>1.5 | 23<br>- 14<br>23 | 1.2<br>1.2<br>1.2 | 88<br>103<br>103 | | Р | 0°C to 70°C | 20 | 1.5 | 30 | 1.2 | 95 | | FN | 0°C to 70°C | 30 | 1.5 | 45 | 1.3 | 108 | Table 9. Power Dissipation and Junction Temperature vs Temperature (θJA ≠ θJC) | Package | T <sub>A</sub> Range | θ <b>Ј</b> Д (°C/W) | P <sub>D</sub> (W)<br>@ T <sub>A</sub> Min. | T」(°C)<br>@ T <sub>A</sub> Min. | PD (W)<br>(a TA Max. | Тј (°C)<br>@ Тд Мах. | |---------|--------------------------------------------|---------------------|---------------------------------------------|---------------------------------|----------------------|----------------------| | LC | 0°C to 70°C<br>40°C to 85°C<br>0°C to 85°C | 40<br>40<br>40 | 1.5<br>1.7<br>1.5 | 60<br>- 27<br>60 | 1.2<br>1.2<br>1.2 | 121<br>134<br>134 | | Р | 0°C to 70°C | 40 | 1.5 | 60 | 1.2 | 121 | | FN | 0°C to 70°C | 50 | 1.5 | 75 | 1.3 | 134 | #### 3 #### **AC ELECTRICAL SPECIFICATIONS DEFINITIONS** The AC specifications presented consist of output delays, input setup and hold times, and signal skew times. All signals are specified relative to an appropriate edge of the clock and possibly to one or more other signals. The measurement of the AC specifications is defined by the waveforms shown in Figure 6. To test the parameters guaranteed by Motorola, inputs must be driven to the voltage levels specified in this figure. Outputs are specified with minimum and/or maximum limits, as appropriate, and are measured as shown in Figure 6. Inputs are specified with minimum setup and hold times, and are measured as shown. Finally, the measurement for signal-to-signal specifications is also shown. Note that the testing levels used to verify conformance to the AC specifications does not affect the guaranteed DC operation of the device as specified in the DC electrical specifications. - This output timing is applicable to all parameters specified relative to the rising edge of the clock. This output timing is applicable to all parameters specified relative to the falling edge of the clock. - 3. This input timing is applicable to all parameters specified relative to the rising edge of the clock. - 4. This input timing is applicable to all parameters specified relative to the falling edge of the clock. 5. This timing is applicable to all parameters specified relative to the assertion/negation of another signal. #### LEGEND: - A. Maximum output delay specification. - B. Minimum output hold time. - C. Minimum input setup time specification. - D. Minimum input hold time specification. - E. Signal valid to signal valid specification (maximum or minimum). - F. Signal valid to signal invalid specification (maximum or minimum). Figure 6. Drive Levels and Test Points for AC Specifications DC ELECTRICAL SPECIFICATIONS ( $V_{CC} = 5.0 \text{ Vdc} \pm 5\%$ ; GND = 0 Vdc; $T_A = T_L \text{ to } T_H$ ) | Characteristic | Symbol | Min | Max | Unit | | | | |--------------------------------------------------------------------------------------------------------|-----------------|-------------------------------|--------------------------|------|--|--|--| | Input High Voltage | VIH | 2.0 | VCC | ν | | | | | Input Low Voltage | VIL | GND 0.3 | 0.8 | ν | | | | | Input Leakage Current @ 5.25 V BERR, BGACK, BR, DTACK, CLK, IPL0 IPL2, VPA HALT, RESET | -IN | | 2.5<br>20 | μΑ | | | | | Three-State (Off State) Input Current @ 2.4 V·0.4 V | İTSI | _ | 20 | μΑ | | | | | Output High Voltage ( $I_{OH} = -400~\mu A$ ) | V <sub>ОН</sub> | V <sub>CC</sub> - 0.75<br>2.4 | <br>2.4 | V | | | | | | VOL | —<br>—<br>—<br>— | 0.5<br>0.5<br>0.5<br>0.5 | ٧ | | | | | Power Dissipation (see POWER CONSIDERATIONS) | PD*** | _ | _ | w | | | | | Capacitance $(V_{in} - 0 \text{ V}, T_A = 25^{\circ}\text{C}, \text{ Frequency} = 1 \text{ MHz})^{**}$ | C <sub>in</sub> | _ | 20.0 | ρF | | | | | Load Capacitance HALT All Others | СГ | | 70<br>130 | рF | | | | <sup>\*</sup>With external pullup resistor of 1.1 $\Omega$ . ### AC ELECTRICAL SPECIFICATIONS — CLOCK TIMING (see Figure 7) | Num. | | C | 8 M | lHz* | 10 N | ∕lHz* | | |------|---------------------------|-----------------------------------|-----|------|------|-------|------| | | Characteristic | Symbol | Min | Max | Min | Max | Unit | | | Frequency of Operation | f | 2.0 | 8.0 | 2.0 | 10.0 | MHz | | _ 1 | Clock Period | t <sub>cyc</sub> | 125 | 500 | 100 | 500 | ns | | 2,3 | Clock Pulse Width | tCL, tCH | 55 | 250 | 45 | 250 | ns | | 4,5 | Clock Rise and Fall Times | t <sub>Cr</sub> , t <sub>Cf</sub> | | 10 | _ | 10 | ns | <sup>\*</sup>These specifications represent an improvement over previously published specifications for the 8- and 10-MHz MC68008 and are valid only for product bearing date codes of 8827 and later. NOTE: Timing measurements are referenced to and from a low voltage of 0.8 V and a high voltage of 2.0 V, unless otherwise noted. The voltage swing through this range should start outside and pass through the range such that the rise or fall will be linear between 0.8 V and 2.0 V. Figure 7. Clock Input Timing Diagram <sup>\*\*</sup>Capacitance is periodically sampled rather than 100% tested. <sup>\*\*\*</sup>During normal operation, instantaneous VCC current requirements may be as high as 1.5 A. # AC ELECTRICAL SPECIFICATIONS — READ AND WRITE CYCLES ( $V_{CC} = 5.0 \text{ Vdc} \pm 5\%$ ; GND=0 Vdc; $T_A = T_L \text{ to } T_H$ ; see Figures 8 and 9) | Num. | | Symbol - | 8 MHz* | | 10 MHz* | | Unit | |---------------------|-------------------------------------------------------------------------------------------------|---------------------|--------|-------------|---------|-------------|------| | | Characteristic | | Min | Max | Min | Max | Unit | | 6 | Clock Low to Address Valid | tCLAV | | 62 | _ | 50 | ns | | 6A | Clock High to FC Valid | tCHFCV | | 62 | _ | 50 | ns | | 7 | Clock High to Address, Data Bus High Impedance (Maximum) | †CHADZ | | 80 | _ | 70 | ns | | 8 | Clock High to Address, FC Invalid (Minimum) | tCHAFI | 0 | _ | 0 | _ | ns | | 91 | Clock High to AS, DS Asserted | <sup>t</sup> CHSL | 3 | 60 | 3 | 50 | ns | | 11 <sup>2</sup> | Address Valid to AS, DS Asserted (Read)/AS Asserted (Write) | tAVSL | 30 | _ | 20 | | ns | | 11A <sup>2</sup> | FC Valid to $\overline{AS}$ , $\overline{DS}$ Asserted (Read)/ $\overline{AS}$ Asserted (Write) | tFCVSL | 90 | _ | 70 | _ | ns | | 12 <sup>1</sup> | Clock Low to AS, DS Negated | tCLSH | _ | 62 | _ | 50 | ns | | 13 <sup>2</sup> | AS, DS Negated to Address, FC Invalid | tSHAFI | 40 | _ | 30 | _ | ns | | 14 <sup>2</sup> | AS (and DS Read) Width Asserted | tSL | 270 | | 195 | - | ns | | 14A <sup>2</sup> | DS Width Asserted (Write) | tDSL | 140 | _ | 95 | | ns | | 15 <sup>2</sup> | AS, DS Width Negated | <sup>t</sup> SH | 150 | _ | 105 | _ | ns | | 16 | Clock High to Control Bus High Impedance | tCHCZ | _ | 80 | | 70 | ns | | 17 <sup>2</sup> | AS, DS Negated to R/W Invalid | tSHRH | 40 | _ | 30 | _ | ns | | 18 <sup>1</sup> | Clock High to R/W High (Read) | tCHRH | 0 | 55 | 0 | 45 | ns | | 20 <sup>1</sup> | Clock High to R/₩ Low (Write) | tCHRL | 0 | 55 | 0 | 45 | ns | | 20A <sup>2, 6</sup> | AS Asserted to R W Valid (Write) | tASRV | _ | 10 | _ | 10 | ns | | 21 <sup>2</sup> | Address Valid to R/W Low (Write) | †AVRL | 20 | _ | 0 | _ | ns | | 21A <sup>2</sup> | FC Valid to R.W Low (Write) | tFCVRL | 60 | _ | 50 | _ | ns | | 22 <sup>2</sup> | R WLow to DS Asserted (Write) | tRLSL | 80 | _ | 50 | <u> </u> | ns | | 23 | Clock Low to Data-Out Valid (Write) | tCLDO | _ | 62 | _ | 50 | ns | | 25 <sup>2</sup> | AS, DS Negated to Data-Out Invalid (Write) | tSHDOI | 50 | _ | 30 | | ns | | 26 <sup>2</sup> | Data-Out Valid to DS Asserted (Write) | †DOSL | 40 | _ | 30 | | ns | | 27 <sup>5</sup> | Data-In Valid to Clock Low (Setup Time of Read) | †DICL | 10 | _ | 10 | _ | ns | | 28 <sup>2</sup> | AS, DS Negated to DTACK Negated (Asynchronous Hold) | †SHDAH | 0 | 245 | 0 | 190 | ns | | 29 | AS, DS Negated to Data-In Invalid (Hold Time on Read) | tSHDII | 0 | | 0 | <u> </u> | ns | | 29A | AS, DS Negated to Data In High Impedance | tSHDZ | _ | 187 | _ | 150 | ns | | 30 | AS, DS Negated to BERR Negated | tSHBEH | 0 | _ | 0 | _ | ns | | 312, 5 | DTACK Asserted to Data In Valid (Setup Time) | <sup>t</sup> DALDI | _ | 90 | _ | 65 | ns | | 32 | HALT and RESET Input Transition Time | <sup>t</sup> RHr,f | 0 | 200 | 0 | 200 | ns | | 33 | Clock High to BG Asserted | tCHGL | _ | 62 | _ | 50 | ns | | 34 | Clock High to BG Negated | tCHGH | _ | 62 | _ | 50 | ns | | 35 | BR Asserted to BG Asserted | tBRLGL | 1.5 | 3.5 | 1.5 | 3.5 | Clks | | 36 <sup>7</sup> | BR Negated to BG Negated | †BRHGH | 1.5 | 3.5 | 1.5 | 3.5 | Clks | | 37 | BGACK Asserted to BG Negated (52-Pin Version Only) | tGALGH | 1.5 | 3.5 | 1.5 | 3.5 | Clks | | 37A <sup>8</sup> | BGACK Asserted to BR Negated (52-Pin Version Only) | <sup>t</sup> GALBRH | 20 | 1.5<br>Clks | 20 | 1.5<br>Clks | ns | | 38 | BG Asserted to Control, Address, Data Bus High Impedance (AS Negated) | tGLZ | _ | 80 | _ | 70 | ns | | 39 | BG Width Negated | tGH | 1.5 | | 1.5 | | Clks | | 41 | Clock Low to E Transition | †CLET | _ | 50 | | 45 | ns | | 42 | E Output Rise and Fall Time | tEr,f | _ | 15 | _ | 15 | ns | | 44 | AS, DS Negated to VPA Negated | tSHVPH | 0 | 120 | 0 | 90 | ns | #### 3 #### AC ELECTRICAL SPECIFICATIONS — READ AND WRITE CYCLES (Continued) | Num. | | 0 1 | 8 M | Hz* | 10 N | /IHz* | | |--------------------|-----------------------------------------------------------|-------------------|------|-----|------|-------|------| | Num. | Characteristic | | Min | Мах | Min | Max | Unit | | 45 | E Low to Control, Address Bus Invalid (Address Hold Time) | tELCAI | 30 | _ | 10 | _ | ns | | 46 | BGACK Width Low (52-Pin Version Only) | tGAL | 1.5 | _ | 1.5 | | Clks | | 47 <sup>5</sup> | Asynchronous Input Setup Time | tASI | 10 | _ | 10 | _ | ns | | 48 <sup>2, 3</sup> | DTACK Asserted to BERR Asserted | tBELDAL | 20 | _ | 20 | | ns | | 49 <sup>9</sup> | AS, DS, Negated to E Low | tSHEL | · 70 | 70 | - 55 | 55 | ns | | 50 | E Width High | t <sub>EH</sub> | 450 | | 350 | | ns | | 51 | E Width Low | t <sub>EL</sub> | 700 | _ | 550 | _ | ns | | 53 | Data-Out Hold from Clock High | tCHDOI | 0 | | 0 | [ | ns | | 54 | E Low to Data-Out Invalid | tELDOI | 30 | | 20 | - | ns | | 55 | R/W Asserted to Data Bus Impedance Change | tRLDBD | 30 | _ | 20 | _ | ns | | 56 <sup>4</sup> | HALT/RESET Pulse Width | tHRPW | 10 | _ | 10 | | Clks | | 57 | BGACK Negated to AS, DS, R/W Driven (52-Pin Version Only) | tGASD | 1.5 | _ | 1.5 | _ | Clks | | 57A | BGACK Negated to FC, VMA Driven (52-Pin Version Only) | tGAFD | 1 | | 1 | _ | Clks | | 58 <sup>7</sup> | BR Negated to AS, DS, R/W Driven | tRHSD | 1.5 | _ | 1.5 | _ | Clks | | 58A <sup>7</sup> | BR Negated to FC, VMA Driven | <sup>t</sup> RHFD | 1 | | 1 | _ | Clks | <sup>\*</sup>These specifications represent an improvement over previously published specifications for the 8- and 10-MHz MC68008 and are valid only for product bearing date codes of 8827 and later. NOTES: - 1. For a loading capacitance of less than or equal to 50 pF, subtract 5 ns from the value given in the maximum columns. - 2. Actual value depends on clock period. - 3. If #47 is satisfied for both DTACK and BERR, #48 may be ignored. In the absence of DTACK, BERR is an asynchronous input using the asynchronous input setup time (#47). - 4. For power-up, the MC68008 must be held in the RESET state for 100 ms to allow stabilization of on-chip circuitry. After the system is powered up, #56 refers to the minimum pulse width required to reset the processor. - 5. If the asynchronous input setup time (#47) requirement is satisfied for DTACK, the DTACK-asserted to data setup time (#31) requirement can be ignored. The data must only satisfy the data-in to clock low setup time (#27) for the following clock cycle. - 6. When $\frac{AS}{AS}$ and $R/\overline{W}$ are equally loaded (±20%), subtract 5 ns from the values given in these columns. - 7. The processor will negate $\overline{BG}$ and begin driving the bus again if external arbitration logic negates $\overline{BR}$ before asserting $\overline{BGACK}$ . - 8. The minimum value must be met to guarantee power operation. If the maximum value is exceeded, $\overline{BG}$ may be reasserted. - 9. The falling edge of S6 triggers both the negation of the strobes ( $\overline{AS}$ and $\overline{xDS}$ ) and the falling edge of E. Either of these events can occur first, depending upon the loading on each signal. Specification #49 indicates the absolute maximum skew that will occur between the rising edge of the strobes and the falling edge of E. - 1. Setup time for the asynchronous inputs IPL2 / IPL0, IPL2, and VPA (#47) guarantees their recognition at the next falling edge of the clock. - 2. BR need fall at this time only to ensure being recognized at the end of the bus cycle. - 3. Timing measurements are referenced to and from a low voltage of 0.8 V and a high voltage of 2.0 V, unless otherwise noted. The voltage swing through this range should start outside and pass through the range such that the rise or fall is linear between 0.8 V and 2.0 V. Figure 8. Read Cycle Timing Diagram - Timing measurements are referenced to and from a low voltage of 0.8 V and a high voltage of 2.0 V, unless otherwise noted. The voltage swing through this range should start outside and pass through the range such that the rise or fall is linear between 0.8 V and 2.0 V. - 2. Because of loading variations, R/W may be valid after AS even though both are initiated by the rising edge of S2 (specification #20A). Figure 9. Write Cycle Timing Diagram #### AC ELECTRICAL SPECIFICATIONS — PERIPHERAL CYCLES TO M6800 $(V_{CC} = 5.0 \text{ Vdc} \pm 5\%; \text{ GND} = 0 \text{ Vdc}; \text{ T}_A = \text{T}_L \text{ to T}_H; \text{ see Figures 10 and 11)}$ | Num. | Chamadanidia | C | 8 MI | 8 MHz* | | 10 MHz* | | 11 | |-----------------|-----------------------------------------------------------|--------------------|------|--------|------|---------|------|----| | ivum. | Characteristic | Symbol | Min | Max | Min | Max | Unit | | | 12 <sup>1</sup> | Clock Low to AS, DS Negated | tCLSH | | 62 | _ | 50 | ns | | | 18 <sup>1</sup> | Clock High to R:W High (Read) | tCHRH | 0 | 55 | 0 | 45 | ns | | | 20 <sup>1</sup> | Clock High to R/W Low (Write) | tCHRL | 0 | 55 | 0 | 45 | ns | | | 23 | Clock Low to Data-Out Valid (Write) | tCLDO | . – | 62 | | 50 | ns | | | 27 | Data-In Valid to Clock Low (Setup Time of Read) | tDICL | 10 | | 10 | _ | ns | | | 29 | AS, DS Negated to Data-In Invalid (Hold Time on Read) | tshdii | 0 | 1 | 0 | | ns | | | 41 | Clock Low to E Transition | tCLET | L- | 55 | _ | 45 | ns | | | 42 | E Output Rise and Fall Time | t <sub>Er,f</sub> | _ | 15 | | 15 | ns | | | 44 | AS, DS Negated to VPA Negated | <sup>t</sup> SHVPH | 0 | 120 | 0 | 90 | ns | | | 45 | E Low to Control, Address Bus Invalid (Address Hold Time) | tELCAI | 30 | | 10 | _ | ns | | | 47 | Asynchronous Input Setup Time | †ASI | 10 | | 10 | _ | ns | | | 49 <sup>2</sup> | AS, DS, Negated to E Low | tSHEL | - 70 | 70 | - 55 | 55 | ns | | | 50 | E Width High | tEH | 450 | - | 350 | | ns | | | 51 | E Width Low | tEL | 700 | _ | 550 | _ | ns | | | 54 | E Low to Data-Out Invalid | tELDOI | 30 | _ | 20 | | ns | | <sup>\*</sup>These specifications represent an improvement over previously published specifications for the 8- and 10-MHz MC68008 and are valid only for product bearing date codes of 8827 and later. - 1. For a loading capacitance of less than or equal to 50 pF, subtract 5 ns from the value given in the maximum columns. - 2. The falling edge of S6 triggers both the negation of the strobes (\$\overline{AS}\$ and \$\overline{xDS}\$) and the falling edge of E. Either of these events can occur first, depending upon the loading on each signal. Specification #49 indicates the absolute maximum skew that will occur between the rising edge of the strobes and the falling edge of E. NOTE: This timing diagram is included for those who wish to design their own circuit to generate VMA. It shows the best case possibly attainable. Figure 10. MC68008 to M6800 Peripheral Timing Diagram (Best Case) NOTE: This timing diagram is included for those who wish to design their own circuit to generate VMA. It shows the worst case possibly attainable, Figure 11. MC68008 to M6800 Peripheral Timing Diagram (Worst Case) #### AC ELECTRICAL SPECIFICATIONS — BUS ARBITRATION (VCC=5.0 Vdc ± 5%; GND = 0 Vdc; $T_A = T_L$ to $T_H$ ; see Figures 12, 13, 14, and 15) | | | Symbol | 6 | C | C | 8 MHz* | | Hz* | 10 MHz* | 1Hz* | Unit | |------------------|-----------------------------------------------------------------------|---------------------|-----|-------------|-----|-------------|------|-----|---------|------|------| | Num | Characteristic | | Min | Max | Min | Мах | Onit | | | | | | 7 | Clock High to Address, Data Bus High Impedance (Maximum) | tCHADZ | | 80 | | 70 | ns | | | | | | 16 | Clock High to Control Bus High Impedance | †CHCZ | ı | 80 | _ | 70 | ns | | | | | | 33 | Clock High to BG Asserted | tCHGL | _ | 62 | _ | 50 | ns | | | | | | 34 | Clock High to BG Negated | tCHGH | _ | 62 | _ | 50 | ns | | | | | | 35 | BR Asserted to BG Asserted | tBRLGL | 1.5 | 3.5 | 1.5 | 3.5 | Clks | | | | | | 36 <sup>1</sup> | BR Negated to BG Negated | tBRHGH | 1.5 | 3.5 | 1.5 | 3.5 | Clks | | | | | | 37 | BGACK Asserted to BG Negated | tGALGH | 1.5 | 3.5 | 1.5 | 3.5 | Clks | | | | | | 37A <sup>2</sup> | BGACK Asserted to BR Negated | <sup>t</sup> GALBRH | 20 | 1.5<br>Clks | 20 | 1.5<br>Clks | ns | | | | | | 38 | BG Asserted to Control, Address, Data Bus High Impedance (AS Negated) | tGLZ | _ | 80 | _ | 70 | ns | | | | | | 39 | BG Width Negated | tGH | 1.5 | - | 1.5 | - | Clks | | | | | | 46 | BGACK Width Low | tGAL | 1.5 | _ | 1.5 | _ | Clks | | | | | | 47 | Asynchronous Input Setup Time | tASI | 10 | | 10 | | ns | | | | | | 57 | BGACK Negated to AS, DS, R/W Driven | tGASD | 1.5 | _ | 1.5 | _ | Clks | | | | | | 57A | BGACK Negated to FC, VMA Driven | †GAFD | 1 | | 1 | | Clks | | | | | | 58 <sup>1</sup> | BR Negated to AS, DS, R W Driven | †RHSD | 1.5 | _ | 1.5 | | Clks | | | | | | 58A <sup>1</sup> | BR Negated to FC, VMA Driven | tRHFD | 1 | | 1 | | Clks | | | | | <sup>\*</sup>These specifications represent an improvement over previously published specifications for the 8- and 10-MHz MC68008 and are valid only for product bearing date codes of 8827 and later. - 1. The processor will negate $\overline{BG}$ and begin driving the bus again if external arbitration logic negates $\overline{BR}$ before asserting $\overline{BGACK}$ . - 2. The minimum value must be met to guarantee proper operation. If the maximum value is exceeded, $\overline{BG}$ may be reasserted. NOTE: Setup time to the clock (#47) for the asynchronous inputs BERR, BGACK, BR, DTACK, IPL2-IPL0, and VPA guarantees their recognition at the next falling edge of the clock. Figure 12. Bus Arbitration Timing - 1. Setup time for the asynchronous inputs BGACK and BR (#47) guarantees their recognition at the next falling edge of the clock (52-pin version only). - 2. Waveform measurements for all inputs and outputs are specified at: logic high 2.0 V, logic low = 0.8 V. Figure 13. Bus Arbitration Timing — Idle Bus Case - 1. Setup time for the asynchronous inputs BGACK and BR (#47) guarantees their recognition at the next falling edge of the clock (52 pin version only). - 2. Waveform measurements for all inputs and outputs are specified at: logic high 2.0 V, logic low = 0.8 V. Figure 14. Bus Arbitration Timing — Active Bus Case - Setup time for the asynchronous inputs BGACK and BR (#47) guarantees their recognition at the next falling edge of the clock (52-pin version only). - 2. Waveform measurements for all inputs and outputs are specified at: logic high 2.0 V, logic low = 0.8 V. Figure 15. Bus Arbitration Timing — Multiple Bus Requests ## **48-LEAD DUAL-IN-LINE PACKAGE** # **52-LEAD QUAD PACKAGE** 3