# THOMSON-CSF SEMICONDUCTEURS SPECIFIQUES # LOW POWER HCMOS 16/32 BIT MICROPROCESSOR #### DESCRIPTION The TS 68C000 reduced power consumption device dissipates an order of magnitude less power than the HMOS TS 68000. The TS 68C000 is an implementation of the TS 68000 16/32 microprocessor architecture. The TS 68C000 has a 16-bit data bus and 24-bit address bus while the full architecture provides for 32-bit address and data-buses. It is completely code-compatible with the HMOS TS 68000, TS 68008 8-bit data bus implementation of the TS 68000 and the TS 68020 32-bit implementation of the architecture. Any user-mode programs written using the TS 68C000 instruction set will run unchanged on the TS 68000, TS 68008 and TS 68020. This is possible because the user programming model is identical for all processors and the instruction sets are proper sub-sets of the complete architecture. #### **MAIN FEATURES** - 16/32-bit data and address register. - 16 megabytes direct addressing range. - 56 powerful instruction types. - Operations on five main data types. - Memory mapped I/O. - 14 addressing modes. - 3 available versions: 8 MHz / 10 and 12.5 MHz. - Military temperature range : -55/+125°C. - Power supply: 5 V<sub>DC</sub> ± 10 %. # **SCREENING / QUALITY** This product is manufactured in full compliance with: - MIL-STD-883 class B. - DESC drawing 5962-89462. - TCS standard. April 1999 1/38 # **SUMMARY** # A - GENERAL DESCRIPTION - 1 DETAILED BLOCK DIAGRAM - 2 PIN ASSIGNMENTS - 3 TERMINAL DESIGNATIONS - 4 SIGNAL DESCRIPTION # **B - DETAILED SPECIFICATIONS** - 1 SCOPE - 2 APPLICABLE DOCUMENTS - 2.1 MIL-STD 883 # 3 - REQUIREMENTS - 3.1 General - 3.2 Design and construction - 3.3 Electrical characteristics - 3.4 Thermal characteristics - 3.5 Mechanical and environment - 3.6 Marking # 4 - QUALITY CONFORMANCE INSPECTION 4.1 - DESC / MIL-STD-883 # 5 - ELECTRICAL CHARACTERISTICS - 5.1 General requirements - 5.2 Static characteristics - 5.3 Dynamic characteristics - 5.4 Test conditions specific to the device - 5.5 Additional information # 6 - FUNCTIONAL DESCRIPTION - 6.1 Description of registers - 6.2 Data types and addressing modes - 6.3 Data transfer operations - 6.4 Instruction set overview - 6.5 Processing states - 6.6 Interface with EF 6800 peripherals # 7 - PREPARATION FOR DELIVERY - 7.1 Packaging - 7.2 Certificate of compliance # 8 - HANDLING # 9 - PACKAGE MECHANICAL DATA - 9.1 68 pins Pin grid array - 9.2 64 pins Ceramic side brazed package - 9.3 68 pins Leadless ceramic chip carrier - 9.4 68 pins Ceramic quad flat pack # 10 - ORDERING INFORMATION - 10.1 MIL-STD-883 - 10.2 DESC - 10.3 Standard product # A - GENERAL DESCRIPTION ## INTRODUCTION This detail specification contains both a summary of the TS 68C000 as well as detailled set of parametrics. The purpose is twofold to provide an instruction to the TS 68C000 and support for the sophisticated user. For detail information on the TS 68C000, refer to «68000 16-Bit Microprocessor User's Manual». # 1 - DETAILED BLOCK DIAGRAM The functional block diagram is given in Figure 1 below. Figure 1: Block diagram. ## 2 - PIN ASSIGNMENTS Figure 2.2: 68-terminal pin grid array. Figure 2.3: 68-lead quad pack Figure 2.4: 68-ceramic quad flat pack. # 3 - TERMINAL DESIGNATIONS The function, category and relevant symbol of each terminal of the device are given in the following table: Table 1 | Symbol | Function | Category | |---------------------------|----------------------------|----------------| | VCC | Power supply (2 terminals) | Supply | | V <sub>SS</sub> | Power supply (2 terminals) | Terminals | | FC0 to FC2 | Processor status | Outputs | | IPL0 to IPL2 | Interrupt control | Inputs | | A1 to A23 | Address Bus | Outputs | | AS | | | | R/W | | 0.45.45 | | UDS | Asynchronous Bus Control | Outputs | | LDS | | | | DTACK | | Input | | BR | | | | BGACK | Bus arbitration Control | Inputs | | BG | | Output | | BERR | | Input | | RESET | System control | | | HALT | | Input / Output | | VPA | | Input | | VMA | 6800 peripheral control | Output | | E | | Output | | CLK | Clock | Input | | D0 to D15 | Data Bus | Input / Output | | * VSS is the reference to | erminal for the voltages. | | # 4 - SIGNAL DESCRIPTION The input and output signals are illustrated functionnally in Figure 3 and are described in the following paragraphs. Figure 3: Input and output signals. Table 2 - Data strobe control of data bus | UDS | LDS | R/W | D8-D15 | D0-D7 | |------|------|------|-------------------------|-------------------------| | High | High | | No valid data | No valid data | | Low | Low | High | Valid data bits<br>8-15 | Valid data bits<br>0-7 | | High | Low | High | No valid data | Valid data bits<br>0-7 | | Low | High | High | Valid data bits<br>8-15 | No valid data | | Low | Low | Low | Valid data bits<br>8-15 | Valid data bits<br>0-7 | | High | Low | Low | Valid data bits<br>0-7 | Valid data bits<br>0-7 | | Low | High | High | Valid data bits<br>8-15 | Valid data bits<br>8-15 | ## **ADDRESS BUS (A1 THROUGH A23)** This 24-bit, unidirectional, three-state bus is capable of addressing 16 megabytes of data. It provides the address for bus operation during all cycles except interrupt cycles. During interrupt cycles, address lines A1, A2 and A3 provide information about what level interrupt is being serviced while address lines A4 through A23 are set to a logic high. # **DATA BUS (DO THROUGH D15)** This 16-bit, bidirectional, three-state bus is the general purpose data path. It can transfer and accept data in either word or byte length. During an interrupt acknowledge cycle, the external device supplies the vector number on data lines D0-D7. ## **ASYNCHRONOUS BUS CONTROL** Asynchronous data transfers are handled using the following control signals: address strobe, read / write, upper and lower data strobes, and data transfer acknowledge. These signals are explained in the following paragraphs. # ADDRESS STROBE (AS) This signal indicates that there is a valid address on the address bus. #### READ / WRITE (R / W) This signal defines the data bus transfer as a read or write cycle. The $R/\overline{W}$ signal also works in conjunction with the data strobes as explained in the following paragraph. # UPPER AND LOWER DATA STROBE (UDS, LDS) These signals control the flow of data on the data bus, as shown in Table 2. When the R/ $\overline{W}$ line is high, the processor will read from the data bus as indicated. When the R/W line is low, the processor will write to the data bus as shown. # DATA TRANSFER ACKNOWLEDGE (DTACK) This input indicates that the data transfer is <u>comp</u>leted. When the processor recognizes $\overline{\text{DTACK}}$ during a read cycle, data is latched and the bus cycle terminated. When $\overline{\text{DTACK}}$ is recognized during a write cycle, the bus cycle is terminated. # **BUS ARBITRATION CONTROL** The three signals, bus request, bus grant, and bus grant acknowledge, form a bus arbitration circuit to determine which device will be the bus master device. #### BUS REQUEST (BR) This input is wire ORed with all other devices that could be bus masters. This input indicates to the processor that some other device desires to become the bus master. #### BUS GRANT (BG) This output indicates to all other potential bus master devices that the processor will release bus control at the end of the current bus cycle. # BUS GRANT ACKNOWLEDGE (BGACK) This input indicates that some other device has become the bus master. This signal should not be asserted until the following four conditions are met: - 1 a bus grant has been received, - 2 address strobe is inactive which indicates that the microprocessor is not using the bus, - 3 data transfer acknowledge is inactive which indicates that neither memory nor peripherals are using the bus, and - 4 bus grant acknowledge is inactive which indicates that no other device is still claiming bus mastership. # INTERRUPT CONTROL (IPL0, IPL1, IPL2) These input pins indicate the encoded priority level of the device requesting an interrupt. Level seven is the highest priority while level zero indicates that no interrupts are requested. Level seven cannot be masked. The least significant bit is given in IPL0 and the most significant bit is contained in IPL2. These lines must remain stable until the processor signals interrupt acknowledge (FC0-FC2 are all high) to insure that the interrupt is recognized. #### SYSTEM CONTROL The system control inputs are used to either reset or halt the processor and to indicate to the processor that bus errors have occurred. The three system control inputs are explained in the following paragraphs. # BUS ERROR (BERR) This input informs the processor that there is a problem with the cycle currently being executed. Problems may be a result of: - 1 nonresponding devices, - 2 interrupt vector number acquisition failure, - 3 illegal access request as determined by a memory management unit, or - 4 other application dependent errors. The bus error signal interacts with the halt signal to determine if the current bus cycle should be re-executed or if exception processing should be performed. #### RESET (RESET) This bidirectional signal line acts to reset (start a system initialization sequence) to processor in response to an external reset signal. An internally generated reset (result of a RESET instruction) causes all external devices to be reset and the internal state of the processor is not affected. A total system reset (processor and external devices) is the result of external HALT and RESET signals applied at the same time. ## HALT (HALT) When this bidirectional line is driven by an external device, it will cause the processor to stop at the completion of the current bus cycle. When the processor has been halted using this input, all control signals are inactive and all three-state lines are put in their high-impedance state. When the processor has stopped executing instructions, such as in a double bus fault condition, the HALT line is driven by the processor to indicate to external devices that the processor has stopped. ## **EF 6800 PERIPHERAL CONTROL** These control signals are used to allow the interfacing of synchronous EF 6800 peripheral devices with the asynchronous TS 68C000. These signals are explained in the following paragraphs. ## ENABLE (E) This signal is the standard enable signal common to all EF 6800 type peripheral devices. The period for this output is ten TS 68C000 clock periods (six clocks low, four clocks high). Enable is generated by an internal ring counter which may come up in any state (i.e., at power on, it is impossible to guarantee phase relationship of E to CLK). E is a free-running clock and runs regardless of the state of the bus on the MPU. # VALID PERIPHERAL ADDRESS (VPA) This input indicates that the device or region addressed is an TS 68000 Family device and that data transfer should be synchronized with the enable (E) signal. This input also indicates that the processor should use automatic vectoring for an interrupt during an IACK cycle. # VALID MEMORY ADDRESS (VMA) This output is used to indicate to TS 68000 peripheral devices that there is a valid <u>address</u> on the address bus and the processor is synchronized to enable. This signal only responds to a valid peripheral address (VPA) input which indicates that the peripheral is an TS 68000 Family device. # PROCESSOR STATUS (FC0, FC1, FC2) These function code outputs indicate the state (user or supervisor) and the cycle type currently being executed, as shown in Table 3. The information indicated by the function code outputs is valid whenever address strobe $(\overline{AS})$ is active. Table 3 | Funct | ion code d | output | Cycle time | |-------|--------------|--------|-----------------------| | FC2 | FC1 | FC0 | Cycle time | | Low | Low | Low | (Undefined, reserved) | | Low | Low Low High | | User data | | Low | High | Low | User program | | Low | High | High | (Undefined, reserved) | | High | Low | Low | (Undefined, reserved) | | High | Low | High | Supervisor data | | High | High | Low | Supervisor program | | High | High | High | Interrupt Acknowledge | #### **CLOCK (CLK)** The clock input is a TTL-compatible signal that is internally buffered for development of the internal clocks needed by the processor. The clock input should not be gated off at any time and the clock signal must conform to minimum and maximum pulse width times. The clock is a constant frequency square wave with no stretching or shapping techniques required. # **B** - DETAILED SPECIFICATIONS #### 1 · SCOPE This drawing describes the specific requirements for the microprocessor TS 68C000, 8, 10 and 12.5 MHz, in compliance with MIL-STD-883 class B. #### 2 - APPLICABLE DOCUMENTS ## 2.1 - MIL-STD-883 - 1) MIL-STD-883: test methods and procedures for electronics. - 2) MIL-M-38510: general specifications for microcircuits. ## 3 - REQUIREMENTS #### 3.1 - General The microcircuits are in accordance with the applicable document and as specified herein. # 3.2 - Design and construction ## 3.2.1 · Terminal connections Depending on the package, the terminal connections shall be is shown in figures 2.1, 2.2, 2.3 and 2.4. #### 3.2.2 · Lead material and finish Lead material and finish shall be any option of MIL-M-38510 except finish C (as described in 3.5.6.1 of 38510). # 3.2.3 - Package The macrocircuits are packaged in a hermetically sealed ceramic package which is conform to case outlines of MIL-M-38510 appendix C (when defined): - PGA 68 64 LEAD DIP - 64 DIL SQ. LCC 68 PINS - 68 LCCC 68 TERMINALS JCC - 68 CQFP The precise case outlines are described on figures 9.1, 9.2, 9.3 and 9.4 and into MIL-M-38510. ## 3.3 · Electrical characteristics # 3.3.1 · Absolute maximum ratings (Table 4) Limiting conditions (ratings) defined below shall not be for inspection purposes. Some limiting conditions (ratings) may however be taken in other parts of this specification as detail conditions for an applicable test. If limiting condition(s) is (are) got over during testing or using of the component, the device can be damaged, even destroyed. Anyhow, component characteristics can be disturbed and they are not guaranteed any more. # Table 4 - Absolute maximum ratings Unless otherwise stated, all voltages are referenced to the reference terminal as defined in Table 1, § A-3 of this specification. | Symbol | Parameter | Test conditions | Min | Max | Unit | |--------------------|-----------------------|---------------------------|-------------------------------------------------------------------------------------------|-------|------| | VCC | Supply voltage | | -0.3 | + 6.5 | ٧ | | VI | Input voltage | | -0.3 | + 6.5 | ٧ | | Vo | Output voltage | | NA | NA | ٧ | | Voz | Off state voltage | | -0.3 | 11.0 | ٧ | | Io | Output currents | | NA | NA | mA | | lį | Input currents | | NA | NA | mA | | р. | Max power dissipation | $T_{case} = -55^{\circ}C$ | | 0.27 | W | | P <sub>dmax</sub> | wax power dissipation | $T_{case} = +125$ °C | -0.3 +6.5 -0.3 +6.5 NA NA -0.3 11.0 NA NA NA NA Tcase = -55°C 0.27 -55 +150 +150 | W | | | T <sub>stg</sub> | Storage temperature | | - 55 | + 150 | °C | | Tj | Junction temperature | | | + 150 | °C | | T <sub>leads</sub> | Lead temperature | Max 5 sec. soldering | | + 270 | °C | ## 3.3.2 - Recommended conditions of use and guaranteed characteristics ## a) Guaranteed characteristics (Tables 8 and 9) The characteristics associated to a specified measurement in the detail specification shall only be for inspection purposes. Such characteristic defined in this specification is guaranteed only under the conditions and within the limits which are specified for the relevant measurement. Unless otherwise specified, this guarantee applies within all the recommanded operating ranges specified below. ## b) Recommended conditions of use (Table 5) To the correct operation of the device, the conditions of use shall be within the ranges specified below (see also above). These conditions shall not be for inspection purposes. Some recommanded values may, however, be taken in other parts of this specification as detail conditions for an applicable test (Table 10). #### c) Additionnal electrical characteristics (Table 10) See § 5.5.2. **Note:** Timing measurements are referenced to and from a low voltage of 0.8 volt and a high a voltage of 2.0 volts, unless otherwise noted. The voltage swing through this range should start outside and pass through the range such that the rise or fall will be linear between 0.8 volt and 2.0 volts. Figure 4: Clock input timing diagram. #### Table 5 - Recommended conditions of use Unless otherwise stated, all voltages are referenced to the reference terminal as defined in Table 1, § A-3 of this specification. | | | Oper | Operating range | | | | | |-------------------|---------------------------------------------|--------------|-----------------|------------------------------------------------|------|--|--| | Symbol | Parameter | Model | Min | Max | Unit | | | | Vcc | Supply voltage | All | 4.5 | 5.5 | ٧ | | | | VIL | Low level input voltage | All | 0 | 0.8 | ٧ | | | | VIH | High level input voltage (see also § 3.3.3) | All | 2.0 | Vcc | ٧ | | | | T <sub>case</sub> | Operating temperature | All | - 55 | + 125 | °C | | | | RL | Value of output load resistance | All | Note | | Ω | | | | CL | Output loading capacitance | All | | Note | pF | | | | t <sub>r(c)</sub> | Clock rise time (see Figure 4) | All | | 10 | ns | | | | t <sub>f(c)</sub> | Clock fall time (see Figure 4) | All | | 10 | ns | | | | | | TS 68C000-8 | 4.0 | 8.0 | MHz | | | | f <sub>C</sub> | Clock frequency (see Figure 4) | TS 68C000-10 | 4.0 | 5.5<br>0.8<br>VCC<br>+ 125<br>Note<br>10<br>10 | MHz | | | | | | TS 68C000-12 | 4.0 | 12.5 | MHz | | | | | | TS 68C000-8 | 125 | 250 | ns | | | | tcyc | Clock time (see Figure 4) | TS 68C000-10 | 100 | 250 | ns | | | | | | TS 68C000-12 | 80 | 250 | ns | | | | | | TS 68C000-8 | 55 | 125 | ns | | | | tw(CL) | Clock pulse width low (see Figure 4) | TS 68C000-10 | 45 | 125 | ns | | | | | | TS 68C000-12 | 35 | 125 | ns | | | | | | TS 68C000-8 | 55 | 125 | ns | | | | tw(CH) | Cycle pulse width high (see Figure 4) | TS 68C000-10 | 45 | 125 | ns | | | | | | TS 68C000-12 | 35 | 125 | ns | | | Note: Load networks number 1 to 4 as specified in § 5.4 (Figures 5.1 and 5.2) gives the maximum loading for the relevant output. # 3.3.3 - Special recommended conditions for C.MOS devices #### a) CMOS latch-up The CMOS cell is basically composed of two complementary transistors (a P-channel and an N-channel), and, in the steady state, only one transistor is turned-on. The active P-channel transistor sources current when the output is a logic high and presents a high impedance when the output is a logic low. Thus the overall result is extremely low power consumption because there is no power loss through the active P-channel transistor. Also since only once transistor is determined by leakage currents. Because the basic CMOS cell is composed of two complementary transistors, a virtual semiconductor controlled rectifier (SCR) may be formed when an input exceeds the supply voltage. The SCR that is formed by this high input causes the device to become «latched» in a mode that may result in excessive current drain and eventual destruction of the device. Although the device is implemented with input protection diodes, care should be exercised to ensure that the maximum input voltages specification is not exceeded from voltage transients; others may require no additional circuitery. # b) CMOS applications - The TS 68C000 completely satisfies the input/output drive requirements of CMOS logic devices. - The HCMOS TS 68C000 provides an order of magnitude power dissipation reduction when compared to the HMOS TS 68000. However, the TS 68C000 does not offer a «power down» or «halt» mode. The minimum operating frequency of the TS 68C000 is 4 MHz. #### 3.4 - Thermal characteristics #### Table 6 | Package | Symbol | Parameter | Value | Unit | |----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--------------------|------| | DII 04 | <i>θ</i> J-A | Thermal resistance Junction to Ambient | 25 | °C/W | | DIL 64 | 64 θ J-A Thermal resistance Junction to Ambient 68 θ J-A Thermal resistance Junction to Ambient 68 θ J-A Thermal resistance Junction to Ambient 68 θ J-A Thermal resistance Junction to Case 68 θ J-A Thermal resistance Junction to Ambient 68 θ J-C Thermal resistance Junction to Case θ J-A Thermal resistance Junction to Case θ J-A Thermal resistance Junction to Ambient | 6 | °C/W | | | DO 4 00 | <i>θ</i> J-A | Thermal resistance Junction to Ambient | 30 | °C/W | | PGA 68 | θ J-C | Thermal resistance Junction to Case | 6 | °C/W | | 1,000,00 | <i>θ</i> J-A | Thermal resistance Junction to Ambient | 40 | °C/W | | LCCC 68 | θ J-C | Thermal resistance Junction to Case | 25<br>6<br>30<br>6 | °C/W | | 005000 | <i>θ</i> J-A | Thermal resistance Junction to Ambient | 40 | °C/W | | CQFP 68 | θ J-C | Thermal resistance Junction to Case | 10 | °C/W | #### **Power considerations** The average chip-junction temperature, TJ, in °C can be obtained from : $$T_{J} = T_{A} + (P_{D} \bullet \theta_{JA}) \tag{1}$$ TA = Ambient Temperature, °C θJA = Package Thermal Resistance, Junction-to-Ambient, °C/W PD = PINT + PI/O PINT = ICC × VCC, Watts — Chip Internal Power PI/O = Power Dissipation on Input and Output Pins — User Determined For most applications PI/O < PINT and can be neglected. An approximate reliationship between PD and TJ (if PI/O is neglected) is: $$P_D = K : (T_J + 273)$$ (2) Solving equations (1) and (2) for K gives: $$K = P_D \bullet (T_A + 273) + \theta_{JA} \bullet P_D^2$$ (3) where K is a constant pertaining to the particular part K can be determined from equation (3) by measuring $P_D$ (at equilibrium) for a known $T_A$ . Using this value of K, the values of $P_D$ and $T_J$ can be obtained by solving equations (1) and (2) iteratively for any value of $T_A$ . The total thermal resistance of a package $(\theta_{JA})$ can be separated into two components, $\theta_{JC}$ and $\theta_{CA}$ , representing the barrier to heat flow from the semiconductor junction to the package (case), surface $(\theta_{JC})$ and from the case to the outside ambient $(\theta_{CA})$ . These terms are related by the equation : $$\theta_{\mathsf{J}\mathsf{A}} = \theta_{\mathsf{J}\mathsf{C}} + \theta_{\mathsf{C}\mathsf{A}} \tag{4}$$ $\theta_{JC}$ is device related and cannot be influenced by the user. However, $\theta_{CA}$ is user dependent and can be minimized by such thermal management techniques as heat sinks, ambient air cooling and thermal convection. Thus, good thermal management on the part of the user can significantly reduce $\theta_{CA}$ so that $\theta_{JA}$ approximately equals $\theta_{JC}$ . Substitution of $\theta_{JC}$ for $\theta_{JA}$ in equation (1) will result in a lower semiconductor junction temperature. #### 3.5 · Mechanical and environment The microcircuits shall meet all mechanical environmental requirements of MIL-STD-883 for class B devices. ## 3.6 - Marking The document where are defined the marking are identified in the related reference documents. Each microcircuit are legible and permanently marked with the following information as minimum: - Thomson logo - Manufacturer's part number - Class B identification - Date-code of inspection lot - ESD identifier if available - Country of manufacturing ## 4 - QUALITY CONFORMANCE INSPECTION ## 4.1 - DESC / MIL-STD-883 Is in accordance with MIL-M-38510 and method 5005 of MIL-STD-883. Group A and B inspections are performed on each production lot. Group C and D inspection are performed on a periodical basis. #### 5 · ELECTRICAL CHARACTERISTICS # 5.1 - General requirements All static and dynamic electrical characteristics specified for inspection purposes and the relevant measurements conditions are given below: - Table 7: Static electrical characteristics for all electrical variants. - Tables 8 and 9: Dynamic electrical characteristics for 8, 10 and 12.5 MHz. For static characteristics (Table 7), test methods refer to IEC 748-2 method number, where existing. For dynamic characteristics, test methods refer to clause § 5.4 of this specification (Tables 8 and 9). Indication of «min.» or «max.» in the column «test temperature» means minimum or maximum operating temperature as defined in sub-clause § 3.3.2 here above. #### 5.2 - Static characteristics $V_{CC} = 5.0 \ V \ V_{dc} \ \pm 10 \ \% \quad ; \quad GND = 0 \ V_{dc} \quad ; \quad T_{C} = -55 \ / \ + 125 ^{\circ}C \ and \ T_{C} = -40 ^{\circ}C \ / \ + 85 ^{\circ}C.$ ## Table 7 | | | | | T1 | Total | Lir | nits | | |-------------|---------------------|--------------------------------------------------------------------|-----------------|-------------------------------------------|---------------|------------|------------------------|---------| | Test<br>Nbr | Symbol | Parameter | Ref Nbr<br>(**) | Test<br>Conditions | Test<br>Temp. | Min<br>(*) | Max<br>(*) | Unit | | 1 | Icc | Supply current | 41 | V <sub>CC</sub> = 5.5 V | | | | | | | | | | $F_C = 8 MHz$ | | | 42 | | | | | | | $F_C = 10 \text{ MHz}$ | All | | 45 | mΑ | | | | | | $F_C = 12 MHz$ | | | 50 | | | 2 | | Low level output | | V <sub>CC</sub> = 4.5 V | 25°C | | | | | | VOL (1) | voltage for : A1 to A23 | 37 | | max | 1 | 0.5 | V | | | | FC0 to FC2; BG | | IOL = 3.2 mA | min | 1 | | | | 3 | | Low level output | | $V_{CC} = 4.5 V$ | 25°C | | | | | | VOL (2) | voltage for: | 37 | | max | ] | 0.5 | V | | | | HALT | | $I_{OL} = 1.6 \text{mA}$ | min | | | | | 4 | | Low level output | <u> </u> | $V_{CC} = 4.5 V$ | 25°C | | | | | | V <sub>OL</sub> (3) | voltage for : $\overline{AS}$ ; $R/\overline{W}$ : D0 to D15 UDS ; | 37 | I <sub>OL</sub> = 5.3 mA | max | | 0.5 | ٧ | | | | LDS; VMA and E | | | min | | | | | 5 | _ | Low level output | | $V_{CC} = 4.5 V$ | 25°C | | | | | | VOL (4) | voltage for : | 37 | | max | | 0.5 | V | | | | RESET | | IOL = 5.0 mA | min | | | | | 6 | | High level output | | $V_{CC} = 4.5 V$ | 25°C | | | | | | Vон | voltage for all | 37 | | max | 2.4 | V <sub>CC</sub> - 0.75 | V | | | | outputs | | $I_{OH} = -400 \mu A$<br>$V_{CC} = 5.5 V$ | min | | | | | 7 | <u> </u> | High level input current | | $V_{CC} = 5.5 V$ | 25°C | | | | | | I <sub>IH</sub> (1) | for all inputs excepted | 38 | | max | | 2.5 | $\mu A$ | | | | HALT and RESET | | $V_{I} = 5.5 V$ | min | | | | | 8 | | Low level input current | | V <sub>CC</sub> = 5.5 V | 25°C | ] | | | | | l ∟(1) | for all inputs excepted | 38 | | max | - 2.5 | | $\mu A$ | | | | HALT and RESET | | $V_1 = 0 V$ | min _ | | | | # Table 7 (Continued) | [ | - | | Defaller | | T | Lin | nits | Unit | |-------------|---------------------|------------------------------------------------|-----------------|--------------------------------------|---------------|------------|------------|---------| | Test<br>Nbr | Symbol | Parameter | Ref Nbr<br>(**) | Test<br>Conditions | Test<br>Temp. | Min<br>(*) | Max<br>(*) | | | 9 | | High level input | | $V_{CC} = 5.5 V$ | 25°C | | | | | | I <sub>IH</sub> (2) | current for: | 38 | | max | | 20 | $\mu A$ | | | | HALT and RESET | | $V_1 = 5.5 V$ | min | | | | | 10 | | Low level input | | $V_{CC} = 5.5 V$ | 25°C | | | | | | I <sub>IL</sub> (2) | current for | 38 | | max | - 20 | | $\mu A$ | | | | HALT and RESET | | $V_{I} = 0 V$ $V_{CC} = 5.5 V$ | min | | | | | 11 | | High level output | | $V_{CC} = 5.5 V$ | 25°C | | | | | | IOHZ | 3-state leakage | | | max | | 20 | $\mu A$ | | | | current | | $V_{OH} = 2.4 V$<br>$V_{CC} = 5.5 V$ | min | | | | | 12 | | Low level output | | $V_{CC} = 5.5 V$ | 25°C | | | | | | IOLZ | 3-state leakage | | | max | | 20 | $\mu A$ | | | | current | | $V_{OL} = 0.4 V$ | min | | | | | 13 | | High level input | | $V_{CC} = 4.5 V$ | 25°C | | | | | | VIН | voltage for all | | | max | 2.0 | | V | | | | inputs | | $V_{CC} = 5.5 V$ | min | | | | | 14 | | Low level input | | $V_{CC} = 4.5 V$ | 25°C | | 0.8 | V | | | $V_{1L}$ | voltage for all | | | max | | 0.8 | V | | | | inputs | | $V_{CC} = 5.5 V$ | min | | 0.8 | V | | 14A | | Input capacitance | | Reverse | 25°C | | 25 | pF | | | C <sub>in</sub> | (all inputs) | 11 | voltage = 0 V | max | | NA | pF | | | | | | f = 1.0 MHz | min | | NA | pF | | 14B | | Output capacitance | | Reverse | 25°C | | 20 | pF | | | Cout | (all inputs) | 11 | voltage = 0 V | max | | NA | рF | | | | | | f = 1.0 MHz | min | | NA | рF | | 14C | Vtest | Internal protection<br>Transient energy rating | | See Note 9<br>5 cycles | 25°C | - 500 | + 500 | V | <sup>\*</sup> Algebraic values. Refered notes are given in § 5.4.4. # 5.3 · Dynamic characteristics $V_{CC} = 5.0 \ V \ V_{dc} \ \pm 10 \ \% \quad ; \quad GND = 0 \ V_{dc} \quad ; \quad T_{C} = -55 \ / \ + 125 ^{\circ}C \ and \ T_{C} = -40 ^{\circ}C \ / \ + 85 ^{\circ}C.$ Table 8A · Dynamic characteristics · TS 68C000-8 | | | | I | | | Lim | its | | |-------------|-----------------|----------------------|--------------------|--------------------|---------------|------------|------------|------| | Test<br>Nbr | Symbol | Parameter | Figure Number (**) | Test<br>Conditions | Test<br>Temp. | Min<br>(*) | Max<br>(*) | Unit | | 27 | t <sub>su</sub> | Set-up time | | See 5.4.3 | 25°C | | | | | | (DICL) | Data-in to clock low | 6-7 | (a) to (c) | max | 20 | | ns | | | | (Note 1) | | $f_C = 8 MHz$ | min | Note 10 | | _ | | 47 | tsu | Set-up time | | Idem test 27 | 25°C | | | | | | (SDTCL) | DTACK low to clock | 6-7 | | max | 20 | | ns | | | | low (Note 1) | | | min | Note 10 | | | | 47 | t <sub>su</sub> | Set-up time | | Idem test 27 | 25°C | | | | | | (SBRCL) | BR low to clock low | 6-7 | | max | 20 | | ns | | | | (Note 1) | | | min | Note 10 | | | | 47 | tsu | Set-up time | | Idem test 27 | 25°C | | | | | | (SBGCL) | BGACK low to clock | 6-7 | | max | 20 | | ns | | | | low (Note 1) | | | min | Note 10 | | | | 47 | tsu | Set-up time | | Idem test 27 | 25°C | | | | | | (SVPACL) | VPA low to clock | 6-7 | | max | 20 | | ns | | | , | low (Note 1) | | | min | Note 10 | | | <sup>\*\*</sup> Measurement method : see $\S$ 5.1. and 5.4. Table 8A - Dynamic characteristics - TS 68C000-8 (Continued) | | | | | | T | Limits | | | |-------------|------------------|--------------------|--------------------|--------------------|---------------|------------|------------|------| | Test<br>Nbr | Symbol | Parameter | Figure Number (**) | Test<br>Conditions | Test<br>Temp. | Min<br>(*) | Max<br>(*) | Unit | | 47 | t <sub>su</sub> | Set-up time | | Idem test 27 | 25°C | | | | | | (SBERCL) | BERR low to clock | 6 - 7 | | max | 20 | | ns | | | (, | low (Note 1) | | | min | Note 10 | | | | 2 | t <sub>w</sub> | Clock width low | | Idem test 27 | 25°C | | | _ | | _ | (CL) | | 6 - 7 | | max | 55 | 125 | ns | | | (02) | | | | min | Note 10 | | | | 3 | t <sub>w</sub> | Clock width high | | Idem test 27 | 25°C | | | _ | | 0 | (CH) | Clock width high | 6 - 7 | | max | 55 | 125 | ns | | | (011) | | | | min | " | | | | 6A | tour | Propagation time | - | Idem | 25°C | _ | | | | 0A | t <sub>PLH</sub> | | 6 - 7 | test 27 | max | | 70 | ns | | | tPHL (OUTO) | clock high to | 0.7 | Load : 3 | min | | , , | 110 | | | (CHFCV) | FC valid | | | 25°C | | | | | 9 | tPHL | Propagation time | | Idem | | | 60 | | | | (CHSLX) | clock high to | 6 - 7 | test 27 | max | | | ns | | | | AS low | | Load : 4 | min | | Note 3 | | | 9 | tPHL | Propagation time | | Idem | 25°C | | | | | | (CHSL) | CLK high to | 6 - 7 | test 27 | max | | 60 | ns | | | | LDS, UDS low | | Load: 4 | min | | Note 3 | | | 12 | tPLH | Propagation time | | Idem | 25°C | | | | | | (CLSH) | CLK low to | 6 - 7 | test 27 | max | | 70 | ns | | | , , | AS high | | Load: 4 | min | 1 | Note 3 | | | 12 | tPLH | Propagation time | | Idem | 25°C | | | | | | (CLSH) | CLK low to | 6 - 7 | test 27 | max | 1 | 70 | ns | | | (OLOIT) | LDS, UDS high | | Load : 4 | min | 1 | Note 3 | | | 18 | | Propagation time | | Idem | 25°C | _ | 110100 | | | 10 | tPLH | | 6 - 7 | test 27 | max | 1 | 70 | ns | | | (CHRHX) | CLK high to | 0-7 | | | - | Note 3 | 113 | | | | R/W high | | Load : 4 | min | | Note 3 | | | 20 | tPHL | Propagation time | | Idem | 25°C | | 70 | | | | (CHRL) | CLK high to | 6 - 7 | test 27 | max | | 70 | ns | | | | R/W low | | Load : 4 | min | ļ | Note 3 | | | 23 | tPZL | Propagation time | | ldem | 25°C | | | | | | tPZH | CLK low to | 6 - 7 | test 27 | max | | 70 | ns | | | (CLDO) | Data-out valid | | Load: 4 | min | | Note 3 | | | 6 | tPZL | Propagation time | | Idem | 25°C | | | | | | tPZH | CLK low to | 6-7 | test 27 | max | 1 | 70 | ns | | | (CLAV) | Address valid | | Load: 3 | min | 1 | | | | 32 | tHRRF | <del></del> | | Idem | 25°C | | | | | O2 | יחחחר | RESET / HALT input | 6 - 7 | test 27 | max | - | 200 | ns | | | | transition time | | 1001 = | min | | | | | 22 | + | Propagation time | | Idem | 25°C | - | | | | 33 | tPHL | | 8 | test 27 | | - | 70 | ns | | | (CHGL) | CLK high to | 0 | | max | - | '0 | 113 | | | | BG low | | Load:3 | min | | | | | 34 | tPLH | Propagation time | | Idem | 25°C | - | 70 | | | | (CHGH) | CLK high to | 8 | test 27 | max | _ | 70 | ns | | | | BG high | | Load: 3 | min | | | | | 40 | t <sub>PHL</sub> | Propagation time | | Idem | 25°C | 1 | | | | | (CLVM) | CLK low to | 9 | test 27 | max | | 70 | ns | | | | VMA low | | Load: 4 | min | | | | | 41 | tPHL | Propagation time | | Idem | 25°C | | | | | | (CLE) | CLK low to | 9 | test 27 | max | 1 | 70 | ns | | | \/ | E low | | Load: 4 | min | 1 | | | | 8 | th | Hold time | | Idem | 25°C | † | | | | U | יח<br>(SHAZ) | CLK high to | 6 - 7 | test 27 | max | 0 | | ns | | | (SHAZ) | _ | 0-7 | Load : 3 | min | 1 ĭ | | | | | | Address | | Loau . S | | | | | Table 8A - Dynamic characteristics - TS 68C000-8 (Continued) | | | | E' Not | Tool | Total | Lim | nits | | |-------------|-----------------|-------------------|--------------------|--------------------|---------------|------------|------------|--------| | Test<br>Nbr | Symbol | Parameter | Figure Number (**) | Test<br>Conditions | Test<br>Temp. | Min<br>(*) | Max<br>(*) | Unit | | 11 | t <sub>su</sub> | Set-up time | | Idem | 25°C | | | | | | (AVSL) | Address valid to | 6 - 7 | test 27 | max | 30 | | ns | | | | AS, LDS, UDS low | | Load: 4 | min | Note 4 | | | | 35 | tPHL | Propagation time | | Idem | 25°C | 1.5 | 3.5 | CLKS | | | (BRLGL) | BR low to | 8 | test 27 | max | ] | | Note 2 | | | | BG low | | Load: 3 | min | 1 | +90 | ns | | 37 | tPLH | Propagation time | | Idem | 25°C | 1.5 | 3.5 | CLKS | | | (GALEH) | BGACK low to | 8 | test 27 | max | | | Note 2 | | | | BG high | | Load: 3 | min | | +90 | ns | | 48 | t <sub>su</sub> | Set-up time | | Idem | 25°C | | | | | | (BELDAL) | BERR low to | 7 | test 27 | max | 20 | _ | ns | | | | DTACK low | | | min | Note 5 | | | | 48 | t <sub>su</sub> | Set-up time | | ldem | 25°C | | | | | | (BELDAL) | BERR low to | 6-7 | test 27 | max | 20 | _ | ns | | | | DTACK low | | | min | Note 5 | | | | 26 | th | Hold time | | Idem | 25°C | | | | | | (DOSL) | Data-out valid to | 7 | test 27 | max | 30 | _ | ns | | | | LDS, UDS low | | Load : 4 | min | Note 4 | | | <sup>\*</sup> Algebraic values. Table 8B · Dynamic characteristics · TS 68C000-10 | | | | E. N | <b>T.</b> | T | Lim | its | | |-------------|------------------|----------------------|--------------------|--------------------|---------------|------------|------------|------| | Test<br>Nbr | Symbol | Parameter | Figure Number (**) | Test<br>Conditions | Test<br>Temp. | Min<br>(*) | Max<br>(*) | Unit | | 27 | t <sub>su</sub> | Set-up time | | See 5.4.3 | 25°C | | | | | | (DICL) | Data-in to clock low | 6 - 7 | (a) to (c) | max | 20 | | ns | | | | (Note 1) | | $f_C = 10 MHz$ | min | Note 10 | | | | 47 | t <sub>su</sub> | Set-up time | | ldem test 27 | 25°C | | | | | | (SDTCL) | DTACK low to clock | 6 - 7 | | max | 20 | | ns | | | | low (Note 1) | | | min | Note 10 | | | | 47 | t <sub>su</sub> | Set-up time | | Idem test 27 | 25°C | | | | | | (SBRCL) | BR low to clock low | 6 - 7 | | max | 20 | | ns | | | | (Note 1) | | | min | Note 10 | | | | 47 | t <sub>su</sub> | Set-up time | | Idem test 27 | 25°C | | | | | | (SBGCL) | BGACK low to clock | 6 - 7 | | max | 20 | | ns | | | | low (Note 1) | | | min | Note 10 | | | | 47 | t <sub>su</sub> | Set-up time | | Idem test 27 | 25°C | | | | | | (SVPACL) | VPA low to clock | 6 - 7 | | max | 20 | | ns | | | | low (Note 1) | | | min | Note 10 | | | | 47 | t <sub>su</sub> | Set-up time | | Idem test 27 | 25°C | | | | | | (SBERCL) | BERR low to clock | 6 - 7 | | max | 20 | | ns | | | | low (Note 1) | | | min | Note 10 | | | | 2 | t <sub>W</sub> | Clock width low | | Idem test 27 | 25°C | | | | | | (CL) | | 6 - 7 | | max | 45 | 125 | ns | | | | | | | min | 1 | | | | 3 | t <sub>W</sub> | Clock width high | | Idem test 27 | 25°C | | | | | | (CH) | | 6 - 7 | | max | 45 | 125 | ns | | | | | | | min | ] | | | | 6A | <sup>t</sup> PLH | Propagation time | | ldem | 25°C | | | | | | tPHL | clock high to | 6 - 7 | test 27 | max | ] | 60 | ns | | | (CHFCV) | FC valid | | Load: 3 | min | | | | <sup>\*\*</sup> Measurement method : see § 5.4. Refered notes are given in § 5.4.4. Table 8B · Dynamic characteristics · TS 68C000-10 (Continued) | <b>T</b> | | | Figure Number | Tool | Toot | Lin | nits | | |-------------|------------------|------------------|--------------------|--------------------|---------------|------------|------------|--------| | Test<br>Nbr | Symbol | Parameter | Figure Number (**) | Test<br>Conditions | Test<br>Temp. | Min<br>(*) | Max<br>(*) | Unit | | 9 | tPHL | Propagation time | | Idem | 25°C | | | | | | (CHSLX) | clock high to | 6-7 | test 27 | max | | 55 | ns | | | | AS low | | Load : 4 | min | | Note 3 | | | 9 | tPHL | Propagation time | | ldem | 25°C | | | | | | (CHSL) | CLK high to | 6-7 | test 27 | max | | 55 | ns | | | | LDS, UDS low | | Load : 4 | min | | Note 3 | _ | | 12 | <sup>t</sup> PLH | Propagation time | | ldem | 25°C | | | | | | (CLSH) | CLK low to | 6-7 | test 27 | max | | 55 | ns | | | | AS high | | Load: 4 | min_ | | Note 3 | | | 12 | <sup>t</sup> PLH | Propagation time | | ldem | 25°C | | | | | | (CLSH) | CLK low to | 6-7 | test 27 | max | | 55 | ns | | | | LDS, UDS high | | Load : 4 | min | | Note 3 | - | | 18 | tPLH | Propagation time | | ldem | 25°C | | | | | | (CHRHX) | CLK high to | 6-7 | test 27 | max | | 60 | ns | | | | R/W high | | Load : 4 | min | | Note 3 | | | 20 | tPHL | Propagation time | | Idem | 25°C | | | | | | (CHRL) | CLK high to | 6-7 | test 27 | max | | 60 | ns | | | | R/W low | | Load : 4 | min | _ | Note 3 | | | 23 | tPZL | Propagation time | | ldem | 25°C | | | | | | <sup>t</sup> PZH | CLK low to | 6 - 7 | test 27 | max | | 55 | ns | | | (CLDO) | Data-out valid | | Load : 4 | min | | Note 3 | | | 6 | tPZL | Propagation time | | ldem | 25°C | | | | | | <sup>t</sup> PZH | CLK low to | 6 - 7 | test 27 | max | | 60 | ns | | | (CLAV) | Address valid | | Load: 4 | min | | | | | 32 | tHRRF | RESET / HALT | | Idem | 25°C | | | | | | (CHGL) | transition time | 6 - 7 | test 27 | max | | 200 | ns | | | | | | | min | | | | | 33 | tPHL | Propagation time | | Idem | 25°C | | | | | | (CHGL) | CLK high to | 8 | test 27 | max | | 60 | ns | | | | BG low | | Load: 3 | min | | | | | 34 | tPLH | Propagation time | | ldem | 25°C | | | | | | (CHGH) | CLK high to | 8 | test 27 | max | | 60 | ns | | | | BG high | | Load: 3 | min | | | | | 40 | tPHL | Propagation time | | Idem | 25°C | · | | | | | (CLVM) | CLK low to | 9 | test 27 | max | | 70 | ns | | | , , | VMA low | | Load: 4 | min | 1 | | | | 41 | tPHL | Propagation time | | Idem | 25°C | | | | | | (CLE) | CLK low to | 9 | test 27 | max | 1 | 55 | ns | | | ` ′ | E low | | Load: 4 | min | 1 | | | | 8 | th | Hold time | | Idem | 25°C | | | | | | (SHAZ) | CLK high to | 6-7 | test 27 | max | 0 | | ns | | | , | Address | | Load: 3 | min | | | | | 11 | t <sub>su</sub> | Set-up time | | Idem | 25°C | | | | | | (AVSL) | Address valid to | 6-7 | test 27 | max | 20 | | ns | | | ( , | AS, LDS, UDS low | | Load: 4 | min | Note 4 | | | | 35 | tPHL | Propagation time | | Idem | 25°C | 1.5 | 3.5 | CLKS | | | (BRLGL) | BR low to | 8 | test 27 | max | 1 | | Note 2 | | | | BG low | - | Load:3 | min | 1 | +80 | ns | | 37 | tPLH | Propagation time | + - | Idem | 25°C | 1.5 | 3.5 | CLKS | | ٥. | (GALGH) | BGACK low to | 8 | test 27 | max | 1 | | Note 2 | | | (3, ,23, ,) | BG high | | Load : 3 | min | 1 | +80 | ns | | 48 | t <sub>su</sub> | Set-up time | | Idem | 25°C | | | 1 | | - | (BELDAL) | BERR low to | 7 | test 27 | max | 20 | | ns | | | | | | | | | | | Table 8B · Dynamic characteristics · TS 68C000-10 (Continued) | | | | | <b>-</b> | Total | Lim | | | |-------------|-----------------|-------------------|--------------------|--------------------|---------------|------------|------------|------| | Test<br>Nbr | Symbol | Parameter | Figure Number (**) | Test<br>Conditions | Test<br>Temp. | Min<br>(*) | Max<br>(*) | Unit | | 48 | t <sub>su</sub> | Set-up time | | Idem | 25°C | | | | | | (BELDAL) | BERR low to | 6-7 | test 27 | max | 20 | | ns | | | | DTACK low | | | min | Note 5 | | | | 26 | th | Hold time | | Idem | 25°C | | | | | | (DOSL) | Data-out valid to | 7 | test 27 | max | 20 | | ns | | | | LDS, UDS low | | Load : 4 | min | Note 4 | | | <sup>\*</sup> Algebraic values. Table 8C - Dynamic characteristics - TS 68C000-12 | | | | | | Ŧ | Lin | | | |-------------|-----------------|--------------------------|--------------------|--------------------|---------------|------------|------------|------| | Test<br>Nbr | Symbol | Parameter | Figure Number (**) | Test<br>Conditions | Test<br>Temp. | Min<br>(*) | Max<br>(*) | Unit | | 27 | t <sub>su</sub> | Set-up time | | See 5.4.3 | 25°C | | | | | | (DICL) | Data-in to clock low | 6 - 7 | (a) to (c) | max | 10 | | ns | | | | (Note 1) | | $f_C = 12 MHz$ | min | Note 10 | | | | 47 | t <sub>su</sub> | Set-up time | | Idem test 27 | 25°C | | | | | | (SDTCL) | DTACK low to clock | 6 - 7 | | max | 20 | | ns | | | | low (Note 1) | | | min | Note 10 | | | | 47 | t <sub>su</sub> | Set-up time | | Idem test 27 | 25°C | | | | | | (SBRCL) | BR low to clock low | 6 - 7 | | max | 20 | | ns | | | | (Note 1) | | | min | Note 10 | | _ | | 47 | t <sub>su</sub> | Set-up time | | Idem test 27 | 25°C | | | | | | (SBGCL) | BGACK low to clock | 6 - 7 | | max | 20 | | ns | | | , , | low (Note 1) | | | min | Note 10 | | | | 47 | t <sub>su</sub> | Set-up time | | Idem test 27 | 25°C | | | | | | (SVPACL) | VPA low to clock | 6-7 | | max | 20 | | ns | | | ` ′ | low (Note 1) | | | min | Note 10 | | | | 47 | t <sub>su</sub> | Set-up time | | Idem test 27 | 25°C | | | | | '' | (SBERCL) | BERR low to clock | 6-7 | | max | 20 | | ns | | | ( | low (Note 1) | | | min | Note 10 | | | | 2 | t <sub>W</sub> | Clock width low | | Idem test 27 | 25°C | | | | | _ | (CL) | | 6-7 | | max | 35 | 125 | ns | | | (02) | | | | min | 1 | | | | 3 | t <sub>W</sub> | Clock width high | | Idem test 27 | 25°C | | | _ | | | (CH) | l ciocik matir mgi. | 6 - 7 | | max | 35 | 125 | ns | | | (011) | | | | min | | | | | 6A | tPLH | Propagation time | | Idem | 25°C | | | | | | tPHL | clock high to | 6 - 7 | test 27 | max | | 55 | ns | | | (CHFCV) | FC valid | | Load : 3 | min | 1 | | | | 9 | tPHL | Propagation time | | Idem | 25°C | | | | | " | (CHSLX) | clock high to | 6 - 7 | test 27 | max | 1 | 55 | ns | | | (OHOLX) | AS low | | Load : 4 | min | 1 | Note 3 | | | 9 | tPHL | Propagation time | | Idem | 25°C | | 110100 | | | 9 | (CHSL) | CLK high to | 6-7 | test 27 | max | 1 | 55 | ns | | | (CH3L) | LDS, UDS low | 0-7 | Load : 4 | min | - | Note 3 | 110 | | 12 | tour | Propagation time | _ | Idem | 25°C | | 1,0,00 | | | 12 | tPLH | CLK low to | 6-7 | test 27 | max | 1 | 50 | ns | | | (CLSH) | | 0.7 | Load : 4 | min | 1 | Note 3 | 113 | | 10 | <b>4</b> | AS high Propagation time | | Idem | 25°C | | 14016.0 | | | 12 | tPLH | 1 | 6-7 | test 27 | max | - | 50 | ns | | | (CLSH) | CLK low to | 0-1 | Load : 4 | min | - | Note 3 | 113 | | | | LDS, UDS high | | LOad . 4 | | | NOTE 3 | | <sup>\*\*</sup> Measurement method : see § 5.4. Refered notes are given in § 5.4.4. Table 8C - Dynamic characteristics - TS 68C000-12 (Continued) | | | | Fi N | Tool | Took | Lin | | | |-------------|------------------|-------------------|--------------------|--------------------|---------------|------------|------------|--------| | Test<br>Nbr | Symbol | Parameter | Figure Number (**) | Test<br>Conditions | Test<br>Temp. | Min<br>(*) | Max<br>(*) | Unit | | 18 | tPLH | Propagation time | | Idem | 25°C | | | | | | (CHRHX) | CLK high to | 6 - 7 | test 27 | max | | 60 | ns | | | | R/W high | | Load: 4 | min | | Note 3 | | | 20 | tPHL | Propagation time | | Idem | 25°C | | | | | | (CHRL) | CLK high to | 7 | test 27 | max | | 60 | ns | | | | R/W low | | Load : 4 | min | | Note 3 | | | 23 | t <sub>PZL</sub> | Propagation time | | Idem | 25°C | | | | | | <sup>t</sup> PZH | CLK low to | 7 | test 27 | max | | 55 | ns | | | (CLDO) | Data-out valid | | Load : 4 | min | | Note 3 | | | 6 | tPZL | Propagation time | | ldem | 25°C | | | | | | <sup>t</sup> PZH | CLK low to | 6-7 | test 27 | max | | 55 | ns | | | (CLAV) | Address valid | | Load : 4 | min | | | | | 32 | tHRRF | RESET / HALT | | Idem test 27 | 25°C | | | | | | | transition time | 6 - 7 | | max | | 150 | ns | | | | | | | min | | | | | 33 | tPHL | Propagation time | | Idem | 25°C | | | | | | (CHGL) | CLK high to | 5 | test 27 | max | | 50 | ns | | | | BG low | | Load:3 | min | | | | | 34 | t <sub>PLH</sub> | Propagation time | | Idem | 25°C | | | | | | (CHGH) | CLK high to | 8 | test 27 | max | | 50 | ns | | | | BG high | | Load : 3 | min | | | | | 40 | tPHL | Propagation time | | Idem | 25°C | | | | | | (CLVM) | CLK low to | 9 | test 27 | max | | 70 | ns | | | | VMA low | | Load : 4 | min | | | | | 41 | <sup>t</sup> PHL | Propagation time | | Idem | 25°C | | | | | | (CLE) | CLK low to | 9 | test 27 | max | | 45 | ns | | | | E low | | Load: 4 | min | | | | | 8 | th | Hold time | | Idem | 25°C | | | | | | (SHAZ) | CLK high to | 6 - 7 | test 27 | max | 0 | | ns | | | | Address | | Load:3 | min | | | | | 11 | t <sub>su</sub> | Set-up time | | Idem | 25°C | | | | | | (AVSL) | Address valid to | 6 - 7 | test 27 | max | 15 | | ns | | | | AS, LDS, UDS low | | Load : 4 | min | Note 4 | | | | 35 | tPHL | Propagation time | | Idem | 25°C | 1.5 | 3.5 | CLKS | | | (BRLGL) | BR low to | 8 | test 27 | max | | | Note 2 | | | | BG low | | Load:3 | min | | +70 | ns | | 37 | <sup>t</sup> PLH | Propagation time | | Idem | 25°C | 1.5 | 3.5 | CLKS | | | (GALGH) | BGACK low to | 8 | test 27 | max | | | Note 2 | | | | BG high | | Load:3 | min | | + 70 | ns | | 48 | t <sub>su</sub> | Set-up time | | Idem | 25°C | | | | | | (BELDAL) | BERR low to | 7 | test 27 | max | 20 | | ns | | | | DTACK low | | | min | Note 5 | | | | 48 | t <sub>su</sub> | Set-up time | | Idem | 25°C | | | | | | (BELDAL) | BERR low to | 6 - 7 | test 27 | max | 20 | | ns | | | | DTACK low | | | min | Note 5 | | | | 26 | th | Hold time | | Idem | 25°C | | | | | | (DOSL) | Data-out valid to | 7 | test 27 | max | 15 | | ns | | | • | LDS, UDS low | | Load : 4 | min | Note 4 | | L | <sup>\*</sup> Algebraic values. <sup>\*\*</sup> Measurement method : see § 5.4. Refered notes are given in § 5.4.4. Table 9 - AC electrical specification - clock timing | , | | 8 MHz | | 10 MHz | | 12.5 MHz | | | |------------------|------------------------|----------|------------|----------|------------|----------|------------|------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Unit | | f | Frequency of operation | 4.0 | 8.0 | 4.0 | 10.0 | 4.0 | 12.5 | MHz | | t <sub>cyc</sub> | Cycle time | 125 | 250 | 100 | 250 | 80 | 250 | ns | | tCL<br>tCH | Clock pulse width | 55<br>55 | 125<br>125 | 45<br>45 | 125<br>125 | 35<br>35 | 125<br>125 | ns | | tCr<br>tCf | Rise and fall time | | 10<br>10 | | 10<br>10 | | 10<br>10 | ns | # 5.4 - Test conditions specific to the device # 5.4.1 - Loading network The applicable loading network shall be as defined in column "Test conditions" of Tables 8, refering to the loading network number as shown in Figures 5.1 and 5.2 below. Figure 5.1: Passive loads. Figure 5.2: Active loads. | Load NBR | Figure | R <sub>1</sub> | Rn | C <sub>1</sub> * | Output application | |----------|--------|----------------|---------|------------------|------------------------------| | 1 | 5.1 | _ | 910 Ω | 130 pF | RESET | | 2 | 5.1 | | 2.9 kΩ | 70 pF | HALT | | 3 | 5.2 | 6.0 k | 1.22 kΩ | 130 pF | A1 to A23, BG and FC0 to FC2 | | 4 | 5.2 | 6.0 k | 740 Ω | 130 pF | All other outputs | <sup>\*</sup> C<sub>1</sub> includes all parasitic capacitances of test machines. ## 5.4.2 · Time definitions The times specified in Table 8 as dynamic characteristics are defined in Figures 6 to 9 below by a reference number given in the column «Method» of the tables together with the relevant figure number. Figure 6: Read cycle timing. Figure 7: Write cycle timing. Figure 8: AC electrical waveforms - bus arbitration. Figure 9: Enable / interface timing. # 5.4.3 - Input and output signals for dynamic measurements # a) Input pulse characteristics Where input pulse generator is loaded by only a 50 $\Omega$ resistor, the input pulse characteristics shall be as shown in Figure 10. Figure 10: Input pulse characteristics. # b) Time measurement input voltage references Input voltages which are taken as reference for time measurement shall be: $V_{IL} = 0.8 V$ $V_{IH} = 2.0 V$ # c) Time measurement output voltage reference for valid state output Where output ios (or becomes to) valid state, the output voltages which are taken as reference for time measurements, shall be as shown in Figure 11. Figure 11: Output voltage references. # 5.4.4 · Refered notes to the Tables 7 and 8 The following notes shall apply where refered into the Tables 8 and 9 and/or additional information given in § 5.5.2 of this specification. Note 1: If the asynchronous setup time (47) requirements are satisfied, the DTACK low-to-data setup time (31) requirement can be ignored. The data must only satisfy the data-in to clock-low setup time (27) for the following cycle. Note 2: Where «CLKS» is stated as unit time limit, the relevant time in nanoseconds shall be calculated as the actual cycle time of clock signal input multiply by the given number of CLKS limits. Note 3: For a loading capacitance of less than or equal to 50 picofarads, substract 5 nanoseconds from the value given in the maximum columns. Note 4: Actual value depends on actual period. Note 5: If 47 is satisfied for both DTACK and BERR, 48 may be 0 nanoseconds. Note 6: The processor will negate $\overline{BG}$ and begin driving the bus again if external arbitration logic negates $\overline{BR}$ before asserting $\overline{BGACK}$ . Note 7: The falling edge of 56 triggers both the negation of the strobes ( $\overline{AS}$ , and X DS) and the falling edge of E. either of these events can occur first depending upon the loading on each signal. Specification 49 indicates the absolute maximum skew that will occur between the rising edge of the strobes and the falling edge of the E clock. Note 8: When $\overline{AS}$ and R/ $\overline{W}$ are equally loaded ( $\pm$ 20%), substract 10 nanoseconds from the values in these columns. Note 9: Each terminal of the device under test shall be tested separately against all existing V<sub>CC</sub> and V<sub>SS</sub> terminals of the device which shall be shorted together for the test. The other untested terminals shall be unconnected during the test. One cycle consists of the application of the both limits as given in Table 8. Note 10: This value should be treated as a minimum for design purpose. For the conformance testing the value shall be regarded as the maximum time. #### 5.5 - Additional information Additional information shall not be for any inspection purposes. #### 5.5.1 - Power considerations See § 3.4. #### 5.5.2 - Additional electrical characteristics The following additional characteristics, which are obtained from circuit design, are given for information only. Unless otherwise stated, for dynamic additional characteristics, the given reference numbers refer to Figures 6 to 9 and loading number refer to Figures 5.1 and 5.2 (see § 5.4 of this specification). TO 000000 0 TO 000000 40 TO 000000 40 The given limits should be valid for all operating temperature ranges as defined in § 3.3.2 of this specification. Table 10 | | | | | | | C000-8 | TS 680 | | | 000-12 | | |------|---------------------------|--------------------------------------------------------------|-------------------|------|---------------|-----------------------|---------------|------------------------|---------------|------------------------|------| | Item | | | Ref | Load | Lin | nits | Lin | nits | Limits | | Unit | | Nbr | Symbol | Parameter | Nbr | Nbr | Min | Max | Min | Max | Min | Max | Unit | | 6A | Vон | High level output voltage for E with pullup R = 1.1 K to VCC | | | min | V <sub>CC</sub> -0.75 | min | V <sub>CC</sub> - 0.75 | min | V <sub>CC</sub> - 0.75 | ٧ | | 37 | tPLZ<br>tPHZ<br>(CLAZX) | Propagation time CLK low to<br>Address 3-state | Fig. 6<br>Ref. 7 | 3 | | 80 | | 70 | | 60 | ns | | 39 | tPHZ<br>(CHSZX) | Propagation time CLK high to AS, LDS, UDS 3-state | Fig. 7<br>Ref. 16 | 4 | | 80 | | 70 | | 60 | ns | | 40 | tPLZ<br>tPHZ<br>(CHRZ) | Propagation time CLK high<br>to R / W 3-state | Fig. 8<br>Ref. 16 | 4 | | 80 | | 70 | | 60 | ns | | 41 | tPHZ<br>tPLZ<br>(CHAZX) | Propagation time CLK high<br>to Data 3-state | Fig. 7<br>Ref. 7 | 4 | | 80 | | 70 | | 60 | ns | | 43 | t <sub>h</sub><br>(SHAZ) | Hold time AS, LDS, UDS<br>high to Address | Fig. 6<br>Ref. 13 | 3 | 30 | | 20 | | 10 | | ns | | 44 | t <sub>W</sub> (SL) | AS/DS width low | Fig. 6<br>Ref. 14 | | 240<br>Note 4 | | 195<br>Note 4 | | 160<br>Note 4 | | ns | | 45 | t <sub>W</sub><br>(SL) | AS, LDS, UDS width high | Fig. 6<br>Ref. 15 | | 150<br>Note 4 | | 105<br>Note 4 | | 65<br>Note 4 | | ns | | 46 | t <sub>Su</sub><br>(SHRH) | Set-up time LDS, UDS high to R / W high | Fig. 6<br>Ref. 17 | 4 | 40<br>Note 4 | | 20<br>Note 4 | | 10<br>Note 4 | | ns | | 47 | t <sub>su</sub><br>(AVRL) | Set-up time Address valid to R / W low | Fig. 6<br>Ref. 21 | 4 | 20<br>Note 4 | | 0<br>Note 4 | | 0<br>Note 4 | | ns | # Table 10 (Continued) | | | | T - | _ | | C000-8 | | 000-10<br>nits | TS 68C000-12<br>Limits | | | |------|-----------------------------|-----------------------------------------------------------|-------------------------------------|-------------------------------|--------------|---------------|--------------|----------------|------------------------|---------------|----------------------| | Item | Symbol | Parameter | Ref<br>Nbr | Load<br>Nbr | Min | Max | Min | Max | Min | Max | Unit | | Nbr | | | | INDI | IVIII | IVIAX | IVIIII | IVIAX | IVIIII | | | | 48 | tPHL<br>(RLSL) | Propagation time R / W low to Ids, uds low | Fig. 7<br>Ref. 22 | 4 | 80<br>Note 4 | | 50<br>Note 4 | _ | 30<br>Note 4 | | ns<br>——— | | 49 | t <sub>h</sub><br>(SHDO) | Hold time LDS, UDS high to Data-out | Fig. 7<br>Ref. 25 | 4 | 30<br>Note 4 | | 20<br>Note 4 | | 15<br>Note 4 | | ns | | 50 | t <sub>h</sub><br>(SHDI) | Hold time AS, LDS, UDS<br>high to Data-in | Fig. 6<br>Ref. 29 | | 0 | | 0 | | 0 | | ns | | 52 | th<br>(BRHGH) | Propagation time BR high<br>to BG high<br>(Note 6) | Fig. 8<br>Ref. 36 | 3 | 1.5 | 3.5<br>+90 | 1.5 | 3.5<br>+80 | 1.5 | 3.5<br>+ 70 | CLKS<br>Note 2<br>ns | | 54 | tPHZ<br>tPLZ<br>(GLZ) | Propagation time BG low to<br>Data and Address<br>3-state | Fig. 8<br>Ref. 36 | BG,<br>address<br>3<br>Data 4 | | 80 | | 70 | | 60 | ns | | 55 | t <sub>W</sub><br>(GH) | BG width high | Fig. 8<br>Ref. 39 | | 1.5 | | 1.5 | | 1.5 | | CLKS<br>ns | | 56 | <sup>t</sup> PLH<br>(VMLEH) | Propagation time VMA low to E high | Fig. 9<br>Ref. 43 | 4 | 200 | | 150 | | 90 | | ns | | 57 | t <sub>h</sub><br>(SHVPH) | Hold time AS, LDS, UDS<br>high to VPA high | Fig. 20<br>Ref. 44<br>(see § 6.6.3) | 4 | 0 | 120 | 0 | 90 | 0 | 70 | ns | | 58 | t <sub>h</sub><br>(ELAI) | Hold time E low to address | Fig. 9<br>Ref. 45 | 3 | 30 | | 10 | | 10 | | ns | | 59 | t <sub>w</sub><br>(BGL) | BGACK width low | Fig. 8<br>Ref. 46 | | 1.5 | | 1.5 | | 1.5 | | CLKS<br>Note 2 | | 61 | t <sub>W</sub><br>(EH) | E width high | Fig. 9<br>Ref. 50 | | 450 | | 350 | | 280 | | ns | | 62 | t <sub>W</sub><br>(EL) | E width low | Fig. 9<br>Ref. 51 | | 700 | | 550 | | 440 | | ns | | 63 | tPHL<br>(FCVSL) | Propagation time FC valid<br>to AS, DS low | Fig. 6<br>Ref. 1A<br>or 11A | 4 | 60<br>Note 4 | | 50<br>Note 4 | | 40<br>Note 4 | | ns | | 64 | <sup>†</sup> PHL<br>(SHDAH) | Propagation time AS, DS high to DTACK high | Fig. 6<br>Ref. 28 | 4 | 0 | 245<br>Note 4 | 0 | 190<br>Note 4 | 0 | 150<br>Note 4 | ns | | 65 | tPLH<br>(SHBEH) | Propagation time AS, DS high to BERR high | Fig. 8<br>Ref. 30 | 4 | 0 | | 0 | | 0 | | ns | | 66 | t <sub>su</sub><br>(DALDI) | Set-up time DTACK low to<br>Data-in (Note 1) | Fig. 6<br>Ref. 31 | | | 90<br>Note 4 | | 65<br>Note 4 | | 50<br>Note 4 | ns | | 67 | tTHL<br>tTLH<br>(RH) | Transition time HALT,<br>RESET input | Fig. 6<br>Ref. 32 | | | 200 | | 200 | | 200 | ns | | 69 | t <sub>W</sub><br>(HRPW) | HALT and RESET pulse width after power up | Fig. 6<br>Ref. 56 | | 10 | | 10 | | 10 | | CLKS<br>Note 2 | | 70 | tPHL<br>(ASRV) | Propagation time AS low to R/W valid | Fig. 7<br>Ref. 20A | 4 | | 20<br>Note 8 | | 20<br>Note 8 | | 20<br>Note 8 | ns | | 71 | tPHL<br>(FCVRL) | Propagation time FC valid<br>to R / W low | Fig. 7<br>Ref. 21A | 4 | 60<br>Note 4 | | 50<br>Note 4 | | 30<br>Note 4 | | ns | | 73 | th<br>(CHDOI) | Hold time CLK high to<br>Data-out | Fig. 7<br>Ref. 53 | 4 | 0 | | 0 | | 0 | | ns | | 74 | tPLH<br>tPHL<br>(RLDBO) | Propagation time R/Wlow to<br>Data-bus impedance change | Fig. 7<br>Ref. 55 | 4 | 30 | | 20 | | 10 | | ns | | 75 | tPHL<br>(SHEL) | Propagation time AS, DS<br>low to E low | Fig. 9<br>Ref. 49 | 4<br>Note 7 | - 70 | + 70 | - 55 | + 55 | - 45 | + 45 | ns | | 76 | t <sub>h</sub><br>(ELDOI) | Hold time E low to<br>Data-out | Fig. 9<br>Ref. 54 | 4 | 30 | | 20 | | 15 | | ns | ## 6 - FUNCTIONAL DESCRIPTION # 6.1 - Description of registers Figure 12: User programming model. As shown in the user programming model (Figure 12), the TS 68C000 offers 16/32-bit registers and a 32-bit program counter. The first eight registers (D0-D7) are used as data registers for byte (8-bit), word (16-bit), and long word (32-bit) operations. The second set of seven registers (A0-A6) and the user stack pointer (USP) may be used as software stack pointers and base address registers. In addition, the registers may be used for word and long word operations. All of the 16 registers may be used as index registers. In supervisor mode, the upper byte of the status register and the supervisor stack pointer (SSP) are also available to the programmer. These registers are shown in Figure 13. Figure 13: Supervisor programming model supplement. The status register (Figure 14) contains the interrupt mask (eight levels available) as well as the condition codes: extend (X), negative (N), zero (Z), overflow (V), and carry (C). Additional status bits indicate that the processor is in a trace (T) mode and in a supervisor (S) or user state. Figure 14: Status register. #### 6.2 · Data types and addressing modes Five basic data types are supported. These data types are: - Bits - BCD Digits (4 Bits) - Bytes (8 Bits) - Words (16 Bits) - Long Words (32 Bits) In addition, operations on other data types such as memory addresses, status word data, etc. are provided in the instruction set. The 14 addressing modes, shown in Table 11, include six basic types: - Register Direct - Register Indirect - Absolute - Program Counter Relative - Immediate - Implied Included in the register indirect addressing modes is the capability to do postincrementing, predecrementing, offsetting, and indexing. The program counter relative mode can also be modified via indexing and offsetting. # 6.3 - Data transfer operations Transfer of data between devices involves the following leads: - 1 address bus A1 through A23, - 2 data bus D0 through D15, and - 3 control signals. The address and data buses are separate parallel buses used to transfer data using an asynchronous bus structure. In all cycles, the bus master assumes responsibility for deskewing all signals it issues at both the start and end of a cycle. In addition, the bus master is responsible for deskewing the acknowledge and data signals from the slave device. The following paragraphs explain the read, write, and read-modify-write cycles. The indivisible read-modify-write cycle is the method used by the TS 68C000 for interlocked multiprocessor communications. #### **READ CYCLE** During a read cycle, the processor receives data from the memory of a peripheral device. The processor reads bytes of data in all cases. If the instruction specifies a word (or double word) operation, the processor reads both upper and lower bytes simultaneously by asserting both upper and lower data strobes. When the instruction specifies byte operation, the processor uses an internal A0 bit to determine which byte to read and then issues the data strobe required for that byte. For byte operations, when the A0 bit equals zero, the upper data strobes is issued. When the A0 bit equals one, the lower data strobe is issued. When the data is received, the processor correctly positions is internally. ## **WRITE CYCLE** During a write cycle, the processor sends data to either the memory of a peripheral device. The processor writes bytes of data in all cases. If the instruction specifies a word operation, the processor writes both bytes. When the instruction specifies a byte operation, the processor uses an internal A0 bit to determine which byte to write and then issues the data strobe required for that byte. For byte operations, when the A0 bit equals zero, the upper data strobe is issued. When the A0 bit equals one, the lower data strobe is issued. Table 11 · Addressing modes | Addressing Modes | | Syntax | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------| | Register Direct Addressing Data Register Direct Address Register Direct | | Dn<br>An | | Absolute Data Addressing Absolute Short Absolute Long | , | xxx.W<br>xxx.L | | Program Counter Relative Addressing Relative with Offset Relative with Index Offset | | d <sub>16</sub> (PC)<br>d <sub>8</sub> (PC,Xn) | | Register Indirect Addressing Register Indirect Postincrement Register Indirect Predecrement Register Indirect Register Indirect with Offset Indexed Register Indirect with Offset | (An)<br>(An) +<br>- (An)<br>d <sub>16</sub> (An)<br>d <sub>8</sub> (An,Xn) | | | Immediate Data Addressing Immediate uick Immediate | | = XXX<br>= 1-=8 | | Implied Addressing<br>Implied Register | | SR/USP/SP/PC | | Notes: Dn = Data Register. An = Address Register. Xn = Address of Data Register used as Index Register. SR = Status Register. PC = Program Counter. SP = Stack Pointer. | c Pointer. Address. et (Displacement). et (Displacement). e Data. | | Table 12 - Instruction set summary | Mnemonic | Description | |---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------| | ABCD | Add Decimal with Extend | | ADD | Add | | AND | Logical AND | | ASL | Arithmetic Shift Left | | ASR | Arithmetic Shift Right | | Bcc<br>BCHG<br>BCLR<br>BRA<br>BSET<br>BSR<br>BTST | Branch Conditionally Bit Test and Change Bit Test and Clear Branch Always Bit Test and Set Branch to Subroutine Bit Test | | CHK | Check Register Against Bounds | | CLR | Clear Operand | | CMP | Compare | | DBcc | Test Condition, Decrement and Branch | | DIVS | Signed Divide | | DIVU | Unsigned Divide | | EOR | Exclusive OR | | EXG | Exchange Registers | | EXT | Sign Extend | | JMP | Jump | | JSR | Jump to Subroutine | | LEA | Lead Effective Address | | LINK | Link Stack | | LSL | Logical Shift Left | | LSR | Logical Shift Right | | Mnemonic | Description | |----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MOVE<br>MULS<br>MULU | Move<br>Signed Multiply<br>Unsigned Multiply | | NBCD<br>NEG<br>NOP<br>NOT | Negate Decimal with Extend<br>Negate<br>No Operation<br>One's Complement | | OR | Logical OR | | PEA | Push Effective Address | | RESET<br>ROL<br>ROR<br>ROXL<br>ROXR<br>RTE<br>RTR<br>RTS | Reset External Devices Rotate Left without Extend Rotate Right without Extend Rotate Left with Extend Rotate Right with Extend Return from Exception Return and Restore Return from Subroutine | | SBCD<br>Scc<br>STOP<br>SUB<br>SWAP | Subtract Decimal with Extend<br>Set Conditional<br>Stop<br>Subtract<br>Swap Data Register Halves | | TAS<br>TRAP<br>TRAPV<br>TST | Test and Set Operand<br>Trap<br>Trap on Overflow<br>Test | | UNLK | Unlink | # **READ-MODIFY-WRITE CYCLE** The read-modify-write cycle performs a read, modifies the data in the arithmetic-logic unit, and writes the data back to the same address. In the TS 68C000, this cycle is indivisible in that the address strobe is asserted throughout the entire cycle. The test and set (TAS) instruction uses this cycle to provide meaningful communication between processors in a multiple processor environment. This instruction is the only instruction that uses the read-modify-write cycles and since the test and set instruction only operates on bytes, all read-modify-write are byte operations. # 6.4 - Instruction set overview The TS 68C000 instruction set is shown in Table 12. Some additional instructions are variations, or sub-sets, of these and they appear in Table 13. Special emphasis has been given to the instruction set's support of structured high-level languages to facilitate ease of programming. Each instruction, with few exceptions, operates on bytes, words, and long words and most instructions can use any of the 14 addressing modes. Combining instruction types, data types, and addressing modes, over 1000 useful instructions are provided. These instructions include signed and unsigned, multiply and divide, "quick" arithmetic operations, BCD arithmetic, and expanded operations (through traps). Table 13 - Variations of instruction types | Instruction<br>Type | Variation | Description | |---------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADD | ADD<br>ADDA<br>ADDQ<br>ADDI<br>ADDX | Add Add Address Add Quick Add Immediate Add with Extend | | AND | AND<br>ANDI<br>ANDI to CCR<br>ANDI to SR | Logical AND And Immediate And Immediate to Condition Codes And Immediate to Status Register | | СМР | CMP<br>CMPA<br>CMPM<br>CMPI | Compare Compare Address Compare Memory Compare Immediate | | EOR | EOR<br>EORI<br>EORI to CCR<br>EORI to SR | Exclusive OR Exclusive OR Immediate Exclusive OR Immediate to Condition Codes Exclusive OR Immediate to Status Register | | MOVE | MOVE MOVEA MOVEM MOVEP MOVEQ MOVE from SR MOVE to SR MOVE to CCR MOVE USP | Move Move Address Move Multiple Registers Move Peripheral Data Move Quick Move from Status Register Move to Status Register Move to Condition Codes Move User Stack Pointer | | NEG | NEG<br>NEGX | Negate<br>Negate with Extend | | OR | OR<br>ORI<br>ORI to CCR<br>ORI to SR | Logical OR OR Immediate OR Immediate to Condition Codes OR Immediate to Status Register | | SUB | SUB<br>SUBA<br>SUBI<br>SUBQ<br>SUBX | Subtract Subtract Address Subtract Immediate Subtract Quick Subtract Extend | # 6.5 - Processing states The TS 68C000 is always in one of three processing states: normal, exception, or halted. # **NORMAL PROCESSING** The normal processing state is that associated with instruction execution; the memory references are to fetch instructions and operands, and to store results. A special case of normal state is the stopped state which the processor enters when a stop instruction is executed. In this state, no further references are made. # **EXCEPTION PROCESSING** The exception processing state is associated with interrupts, trap instructions, tracing, and other exception conditions. The exception may be internally generated by an instruction or by an unusual condition arising during the execution of an instruction. Externally, exception processing can be forced by an interrupt, by a bus error, or by a reset. Exception processing is designed to provide an efficient context switch so that the processor may handle unusual conditions. # HALTED PROCESSING The halted processing state is an indication of catastrophic hardware failure. For example, if during the exception processing of a bus error another bus errors occurs, the processor assumes that the system is unusable and halts. Only an external reset can restart a halted processor. Note that a processor in the stopped state is not in the halted state, nor vice versa. Asserting the reset and halt line for ten cycles will cause a processor reset, except when V<sub>CC</sub> is initially applied to the processor. In this case, an external reset must be applied for least 100 milliseconds. # 6.6 - Interface with EF 6800 peripherals Extensive line of EF 6800 peripherals are directly compatible with the TS 68C000. **Note:** It is the own user's responsibility to verify the actual EF 6800 peripheral performances to be compatible to the actual used TS 68C000 microprocessor performances. Some of the EF 6800 peripheral that are particulary useful are: EF 6821 : Peripheral Interface Adapter EF 6840: Programmable Timer Module EF 6850: Asynchronous Communications Interface Adapter EF 6852: Synchronous Serial Data Adapter EF 6854: Advanced Data Link Controller To interface the synchronous EF 6800 peripherals with the asynchronous TS 68C000, the processor modifies its bus cycle to meet the EF 6800 cycle requirements whenever an EF 6800 device address is detected. This is possible since both processors use memory mapped I/O. Figure 15 is a flowchart of the interface operation between the processor and EF 6800 devices. Figure 15: EF 6800 interfacing flowchart. # 6.6.1 · Data Transfer Operation Three signals on the processor provide the EF 6800 interface. They are: enable (E), valid memory address (VMA), and valid peripheral address (VPA). Enable corresponds to the E or phase 2 signal in existing EF 6800 systems. The bus frequency is one tenth of the incoming TS 68C000 clock frequency. The timing of E allows 1 MHz peripherals to be used 8 MHz TS 68C000. Enable has a 60/40 duty cycle, that is, it is low for six input clocks and high for four input clocks. This duty cycle allows the processor to do successive VPA accesses on successive E pulses. EF 6800 cycle timing is given in Figures 16, 17, 19 and 20. At state zero (SO) in the cycle, the address bus is in the high-impedance state. A function code is asserted on the function code output lines. One-half clock later, in state 1, the address bus is released from the high-impedance state. During state 2, the address strobe $\overline{(AS)}$ is asserted to indicate that there is a valid address on the address bus. If the bus cycle is a read cycle, the upper and/or lower data strobes are also asserted in state 2. If the bus cycle is a write cycle, the read/write $(R / \overline{W})$ signal is switched to low (write) during state 2. One-half clock later, in state 3, the write data is placed on the data bus, and in state 4 the data strobes are issued to indicate valid data on the data bus. The processor now inserts wait states until it recognizes the assertion of $\overline{VPA}$ . The $\overline{\text{VPA}}$ input signals the processor that the address on the bus is the address of an EF 6800 device (or an area reserved for EF 6800 devices) and that the bus should conform to the phase 2 transfer characteristics of the EF 6800 bus. Valid peripheral address is derived by decoding the address bus, conditioned by the address strobe. Chip select for the EF 6800 peripherals should be derived by decoding the address bus conditioned by $\overline{\text{VMA}}$ . After recognition of VPA, the processor assures that the enable (E) is low, by waiting if necessary, and subsequently asserts VMA. Valid memory address is then used as part of the chip select equation of the peripheral. This ensures that the EF 6800 peripherals are selected and deselected at the correct time. The peripheral now runs its cycle during the high portion of the E signal. Figures 16 and 17 depict the best and worst case EF 6800 cycle timing. This cycle length is dependent strictly upon when VPA is asserted in relationship to the E clock. If we assume that external circuitry asserts $\overline{\text{VPA}}$ as soon as possible after the assertion of $\overline{\text{AS}}$ , then $\overline{\text{VPA}}$ will be recognized as being asserted on the falling edge of S4. In this case, no «extra» wait cycles will be inserted prior to the recognition of $\overline{\text{VPA}}$ asserted and only the wait cycles inserted to synchronize with the E clcok will determine the total length of the cycle. In any case, the synchronization delay will be some integral number of clock cycles within the following two extremes: - 1 Best Case VPA is recognized as being asserted on the falling edge three clock cycles before E rizes (or three clock cycles after E falls). - 2 Worst Case VPA is recognized as being asserted on the falling edge two clock cycles before E rises (or four clock cycles after E falls). During a read cycle, the processor latches the peripheral data in state 6. For all cycles, the processor negates the address and data strobes one-half clock cycle later in state 7 and the enable signal goes low at this time. Another half clock later, the address bus is put in the high-impedance state. During a write cycle, the data bus is put in the high-impedance state and the read/write signal is switched high. The peripheral logic must remove VPA within one clock after the address strobe is negated. DTACK should <u>not be</u> asserted while \overline{VPA} is asserted. Notice that the TS 68C000 \overline{VMA} is active low, constrasted with the active high EF 6800 \overline{VMA}. This allows the processor to put its buses in the high-impedance state on DMA requests without inadvertently selecting the peripherals. Figure 16: TS 68C000 to EF 6800 peripheral timing - best case. Figure 17: TS 68C000 to EF 6800 peripheral timing - worst case. ## 6.6.2 · Interrupt Interface Operation <u>During</u> an interrupt acknowledge cycle while the processor is fetching the vector, the VPA is asserted, the TS 68C000 will assert VMA and complete a normal EF 6800 read cycle as shown in Figure 18. The processor will then use an internally generated vector that is a function of the interrupt being serviced. This process is know as autovectoring. The seven autovectors are vector number 25 through 31 (decimal). Autovectoring operates in the same fashion (but is not restricted to) the EF 6800 interrupt sequence. The basic difference is that there are six normalinterrupt vectors and one NMI type vector. As with both the EF 6800 and the TS 68C000's normal vectored interrupt, the interrupt service routine can be located any-where in the address space. This is due to the fact that while the vector numbers are fixed the contents of the vector table entries are assigned by the user. Since VMA is asserted during autovectoring. The EF 6800 peripheral address decoding should prevent unintended accesses. Allthrough UDS and LDS are asserted, no data is read from the bus during the autovector cycle. The vector number is generated internally). Figure 18: Autovector operation timing diagram. # 6.6.3 - Dynamic electrical characteristics TS 68C000 to EF 6800 peripheral | | | | 8 MHz | | 10 MHz | | 12.5 MHz | | | |------|--------|--------------------------------------------------------------------------------------|--------|-----|--------|-----|----------|-----|------| | Num. | Symbol | Parameter | Limits | | Limits | | Limits | | Unit | | | | | Min | Max | Min | Max | Min | Max | | | 12 | CLSH | Clock low to AS, DS high (see Note 1) | | 70 | | 55 | | 50 | ns | | 18 | CHRH | Clock high to R / W high (see Note 1) | 0 | 70 | 0 | 60 | 0 | 60 | ns | | 20 | CHRL | Clock high to R / W low (write) (see Note 1) | | 70 | | 60 | | 60 | ns | | 23 | CLDO | Clock low to data out valid (write) | | 70 | | 55 | | 55 | ns | | 27 | CLDO | Data in to clock low (setup time on read) (see Note 2) | 15 | | 10 | | 10 | | ns | | 29 | SHDII | AS, DS high to Data in invalid (hold time on read) | 0 | | 0 | | 0 | | ns | | 40 | CLVML | $\overline{\text{AS}}$ , $\overline{\text{DS}}$ high to $\overline{\text{VPA}}$ high | | 70 | | 70 | | 70 | ns | | 41 | CLET | Clock low to E transition | | 70 | | 55 | | 45 | ns | | 42 | Erf | E output rise and fall time | | 25 | | 25 | | 25 | ns | | 43 | VMLEH | VMA low to E high | 200 | | 150 | | 90 | | ns | | 44 | SHVPH | AS, DS high to VPA high | 0 | 120 | 0 | 90 | 0 | 70 | ns | | 45 | ELCAI | E low to control, address bus invalid (address hold time) | 30 | | 10 | | 10 | | ns | | 47 | ASI | Asynchronous input setup time (see Note 2) | 20 | | 20 | | 20 | | ns | | 49 | SHEL | AS, DS high to E low (see Note 3) | - 70 | 70 | - 55 | 55 | -80 | | ns | | 50 | EH | E width high | 450 | | 350 | | 280 | | ns | | 51 | EL | E width low | 700 | | 550 | | 440 | | ns | | 54 | ELDOI | E low to data out invalid | 30 | | 20 | | 15 | | ns | Note 1: For a loading capacitance of less than or equal to 50 picofarads, subtract 5 nanoseconds from the value given in the maximum columns. Note 2: If the asynchronous setup time (47) requirements are satisfied, the DTACK low-to-data setup time (31) required can be ignored. The data must only satisfy the date in clock-low setup time (27) for the following cycle. Note 3: The falling edge of S6 triggers both the negation of the strobes (AS and × DS) and the falling edge of E. Either of these events can occur first, depending upon the loading on each signal Specification 49 indicates the absolute maximum skew that will occur between the rising edge of the strobes and the falling edge of the E clock. Note: This timing diagram is included for those who wish to design their own circuit to generate $\overline{\text{VMA}}$ . It shows the worst case possibly atteinable. Figure 19: TS 68C000 to EF 6800 peripheral timing diagram - best case. Note: This timing diagram is included for those who wish to design their own circuit to generate $\overline{\text{VMA}}$ . It shows the worst case possibly atteinable. Figure 20: TS 68C000 to EF 6800 peripheral timing diagram - worst case. #### 7 - PREPARATION FOR DELIVERY ## 7.1 · Packaging Microcircuit are prepared for delivery in accordance with MIL-M-38510. # 7.2 - Certificate of compliance TCS offers a certificate of compliance with each shipment of parts, affirming the products are in compliance with MIL-STD-883 and guarantying the parameters not tested at extreme temperatures for the entire temperature range. #### 8 - HANDLING MOS devices must be handled with certain precautions to avoid damage due to accumulation of static charge. Input protection devices have been designed in the chip to minimize the effect of this static buildup. However, the following handling practices are recommended: - a) Device should be handled on benches with conductive and grounded surface. - b) Ground test equipment, tools and operator. - c) Do not handle devices by the leads. - d) Store devices in conductive foam or carriers. - e) Avoid use of plastic, rubber, or silk in MOS areas. - f) Maintain relative humidity above 50 %, if pratical. #### 9 - PACKAGE MECHANICAL DATA # 9.1 - 68 pins - Pin grid array # 9.2 - 64 pins - Ceramic side brazed package # 9.3 - 68 pins - Leadless ceramic chip carrier ## 9.4 - 68 pins - Ceramic quad flat pack # 10 - ORDERING INFORMATION # 10.1 - MIL-STD-883 #### 10.2 - DESC Note : Temperature range is $-55^{\circ}\text{C} \leqslant \text{T}_{\text{C}} \leqslant +125^{\circ}\text{C}$ for DESC product. ## 10.3 · Standard product Note: THOMSON-CSF SEMICONDUCTEURS SPECIFIQUES. Information furnished is believed to be accurate and reliable. However THOMSON-CSF SEMICONDUCTEURS SPECIFIQUES assumes no responsability for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of THOMSON-CSF SEMICONDUCTEURS SPECIFIQUES. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. THOMSON-CSF SEMICONDUCTEURS SPECIFIQUES products are not authorized for use as critical components in life support devices or systems without express written approval from THOMSON-CSF SEMICONDUCTEURS SPECIFIQUES. © 1999 THOMSON-CSF SEMICONDUCTEURS SPECIFIQUES - Printed in France - All rights reserved. This product is manufactured by THOMSON-CSF SEMICONDUCTEURS SPECIFIQUES - 38521 SAINT-EGREVE / FRANCE. For further information please contact: THOMSON-CSF SEMICONDUCTEURS SPECIFIQUES - Route Départementale 128 - B.P. 46 - 91401 ORSAY Cedex / FRANCE - Tél.: (33)(0) 1.69.33.03.24 / Téléfax: (33)(0) 1.69.33.03.21. E-mail: monique.lafrique@tcs.thomson-csf.com - Internet: http://www.tcs.thomson-csf.com